R

Chapter 4: MicroBlaze Instruction Set Architecture

sbi

Store Byte Immediate

sbi

rD, rA, IMM

1 1 1 1 0 0

rD

rA

IMM

0

6

11

16

31

Description

Stores the contents of the least significant byte of register rD, into the memory location that results from adding the contents of register rA and the value IMM, sign-extended to 32 bits.

Pseudocode

Addr (rA) + sext(IMM)

Mem(Addr) ← ( rD)[24:31]

Registers Altered

None

Latency

1 cycle

Note

By default, Type B Instructions will take the 16-bit IMM field value and sign extend it to 32 bits to use as the immediate operand. This behavior can be overridden by preceding the Type B instruction with an imm instruction. See the imm instruction for details on using 32-bit immediate values.

134

www.xilinx.com

MicroBlaze Processor Reference Guide

 

1-800-255-7778

UG081 (v6.0) June 1, 2006

Page 134
Image 134
Xilinx EDK 8.2i manual Store Byte Immediate Sbi RD, rA, IMM