Instructions

sb

Store Byte

sb

rD, rA, rB

R

1 1 0 1 0 0

rD

rA

rB

0 0 0 0 0 0 0 0 0 0 0

0

6

11

16

21

31

Description

Stores the contents of the least significant byte of register rD, into the memory location that results from adding the contents of registers rA and rB.

Pseudocode

Addr (rA) + (rB)

Mem(Addr) ← ( rD)[24:31]

Registers Altered

None

Latency

1 cycle

MicroBlaze Processor Reference Guide

www.xilinx.com

133

UG081 (v6.0) June 1, 2006

1-800-255-7778

 

Page 133
Image 133
Xilinx EDK 8.2i manual None