R

Chapter 4: MicroBlaze Instruction Set Architecture

sw

Store Word

sw

rD, rA, rB

1 1 0 1 1 0

rD

rA

rB

0 0 0 0 0 0 0 0 0 0 0

0

6

11

16

21

31

Description

Stores the contents of register rD, into the word aligned memory location that results from adding the contents of registers rA and rB.

Pseudocode

Addr (rA) + (rB)

Addr[30:31] 00

Mem(Addr) ← ( rD)[0:31]

Registers Altered

ESR [S]

Latency

1 cycle

142

www.xilinx.com

MicroBlaze Processor Reference Guide

 

1-800-255-7778

UG081 (v6.0) June 1, 2006

Page 142
Image 142
Xilinx EDK 8.2i manual Addr ← rA + rB Addr3031 ← MemAddr ← rD031