Instructions

xori

 

 

Logical Exclusive OR with Immediate

 

 

 

 

xori

 

rA, rD, IMM

 

 

 

0 1 0 1 0

 

rD

 

rA

 

IMM

 

1

 

 

 

 

 

 

 

 

 

 

 

 

0

 

6

11

16

Description

R

31

The IMM field is extended to 32 bits by concatenating 16 0-bits on the left. The contents of register rA are XORed with the extended IMM field; the result is placed into register rD.

Pseudocode

(rD) (rA) sext(IMM)

Registers Altered

rD

Latency

1 cycle

Note

By default, Type B Instructions will take the 16-bit IMM field value and sign extend it to 32 bits to use as the immediate operand. This behavior can be overridden by preceding the Type B instruction with an imm instruction. See the imm instruction for details on using 32-bit immediate values.

MicroBlaze Processor Reference Guide

www.xilinx.com

147

UG081 (v6.0) June 1, 2006

1-800-255-7778

 

Page 147
Image 147
Xilinx EDK 8.2i manual Logical Exclusive or with Immediate, Xori RA, rD, IMM