Two Port 10/100 Managed Ethernet Switch with
Datasheet
14.2.2.7Host MAC CSR Interface Command Register (MAC_CSR_CMD)Offset: | 0A4h | Size: | 32 bits |
This
Note: The full list of Host MAC CSR’s are described in Section 14.3, "Host MAC Control and Status Registers," on page 271. For more information on the Host MAC, refer to Chapter 9, "Host MAC," on page 113.
BITS | DESCRIPTION | TYPE | DEFAULT |
|
|
|
|
31 | CSR Busy | R/W | 0b |
| When a 1 is written into this bit, the read or write operation is performed to | SC |
|
| the specified Host MAC CSR. This bit will remain set until the operation is |
|
|
| complete. In the case of a read, this indicates that the host can read valid |
|
|
| data from the Host MAC CSR Interface Data Register (MAC_CSR_DATA). |
|
|
| Note: The MAC_CSR_CMD and MAC_CSR_DATA registers must not be |
|
|
| modified until this bit is cleared. |
|
|
|
|
|
|
30 | R/nW | R/W | 0b |
| When set, this bit indicates that the host is requesting a read operation. |
|
|
| When clear, the host is performing a write. |
|
|
| 0: Host MAC CSR Write Operation |
|
|
| 1: Host MAC CSR Read Operation |
|
|
|
|
|
|
29:8 | RESERVED | RO | - |
|
|
|
|
7:0 | CSR Address | R/W | 00h |
| The |
|
|
| by the read or write operation. The index of each Host MAC CSR is defined |
|
|
| in Section 14.3, "Host MAC Control and Status Registers," on page 271. |
|
|
|
|
|
|
Revision 1.4 | 188 | SMSC LAN9311/LAN9311i |
| DATASHEET |
|