SM320C6455-EP

FIXED-POINT DIGITAL SIGNAL PROCESSOR

www.ti.com

SPRS462B – SEPTEMBER 2007 – REVISED JANUARY 2008

Table 7-58. McBSP 1 Registers

HEX ADDRESS RANGE

ACRONYM

REGISTER NAME

0290 0000

DRR1

McBSP1 Data Receive Register via Configuration Bus

3400 0000

DRR1

McBSP1 Data Receive Register via EDMA bus

0290 0004

DXR1

McBSP1 Data Transmit Register via configuration bus

3400 0010

DXR1

McBSP1 Data Transmit Register via EDMA bus

0290 0008

SPCR1

McBSP1 serial port control register

0290 000C

RCR1

McBSP1 Receive Control Register

0290 0010

XCR1

McBSP1 Transmit Control Register

0290 0014

SRGR1

McBSP1 sample rate generator register

0290 0018

MCR1

McBSP1 multichannel control register

0290 001C

RCERE01

McBSP1 Enhanced Receive Channel Enable

Register 0 Partition A/B

 

 

0290 0020

XCERE01

McBSP1 Enhanced Transmit Channel Enable

Register 0 Partition A/B

 

 

0290 0024

PCR1

McBSP1 Pin Control Register

0290 0028

RCERE11

McBSP1 Enhanced Receive Channel Enable

Register 1 Partition C/D

 

 

0290 002C

XCERE11

McBSP1 Enhanced Transmit Channel Enable

Register 1 Partition C/D

 

 

0290 0030

RCERE21

McBSP1 Enhanced Receive Channel Enable

Register 2 Partition E/F

 

 

0290 0034

XCERE21

McBSP1 Enhanced Transmit Channel Enable

Register 2 Partition E/F

 

 

0290 0038

RCERE31

McBSP1 Enhanced Receive Channel Enable

Register 3 Partition G/H

 

 

0290 003C

XCERE31

McBSP1 Enhanced Transmit Channel Enable

Register 3 Partition G/H

 

 

0290 0040 - 0293 FFFF

-

Reserved

COMMENTS

The CPU and EDMA controller can only read this register; they cannot write to it.

192

C64x+ Peripheral Information and Electrical Specifications

Submit Documentation Feedback

Page 192
Image 192
Texas Instruments SM320C6455-EP manual McBSP 1 Registers