Texas Instruments SM320C6455-EP manual Busreq Timing

Models: SM320C6455-EP

1 254
Download 254 pages 49.23 Kb
Page 172
Image 172

SM320C6455-EP

FIXED-POINT DIGITAL SIGNAL PROCESSOR

www.ti.com

SPRS462B – SEPTEMBER 2007 – REVISED JANUARY 2008

7.10.5 BUSREQ Timing

Table 7-50. Switching Characteristics Over Recommended Operating Conditions for the BUSREQ Cycles

for EMIFA Module (see Figure 7-40)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

-720

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

-850

 

 

NO.

 

 

 

 

 

 

 

 

PARAMETER

 

 

A-1000/-1000

UNIT

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

-1200

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

MIN

MAX

 

1

td(AEKOH-ABUSRV)

 

 

Delay time, AECLKOUT high to ABUSREQ valid

1

5.5

ns

 

AECLKOUTx

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1

 

 

 

 

 

 

 

 

1

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

ABUSREQ

Figure 7-40. BUSREQ Timing for EMIFA

172

C64x+ Peripheral Information and Electrical Specifications

Submit Documentation Feedback

Page 172
Image 172
Texas Instruments SM320C6455-EP manual Busreq Timing, Delay time, Aeclkout high to Abusreq valid AECLKOUTx