SM320C6455-EP

FIXED-POINT DIGITAL SIGNAL PROCESSOR

www.ti.com

SPRS462B – SEPTEMBER 2007 – REVISED JANUARY 2008

Table 7-83. Timing Requirements for EMAC RMII Input Receive for 100 Mbps(1) (see Figure 7-67)

NO.

1

tsu(MRXD-MREFCLK)

Setup time, receive selected signals valid before MREFCLK (at DSP)

high/low

2

th(MREFCLK-MRXD)

Hold time, receive selected signals valid after MREFCLK (at DSP) high/low

(1)For RMII, receive selected signals include: MRXD[1:0], MRXER, and MCRSDV.

3

1

RMREFCLK (Input)

4

2

3

5

 

 

MRXD1-MRXD0,

MCRSDV,

MRXER (Inputs)

-720 -850

A-1000/-1000 UNIT -1200

MIN MAX

4.0ns

2.0ns

Figure 7-67. EMAC Receive Interface Timing [RMII Operation]

212

C64x+ Peripheral Information and Electrical Specifications

Submit Documentation Feedback

Page 212
Image 212
Texas Instruments SM320C6455-EP manual MRXD1-MRXD0 Mcrsdv, Mrxer Inputs 720 1000/-1000 Unit