Texas Instruments SM320C6455-EP TINPL1 TOUTL1, TINPL0, Gpio, URADDR4/PCBE0/GP2C SYSCLK4/GP1A

Models: SM320C6455-EP

1 254
Download 254 pages 49.23 Kb
Page 25
Image 25

www.ti.com

TINPL1

TOUTL1

SM320C6455-EP

FIXED-POINT DIGITAL SIGNAL PROCESSOR

SPRS462B – SEPTEMBER 2007 – REVISED JANUARY 2008

 

 

 

 

 

 

TOUTL0

 

Timer 1

 

Timer 0

 

 

 

 

 

 

 

 

 

 

TINPL0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Timers (64-Bit)

 

 

 

 

 

 

 

 

 

URADDR3/PREQ/GP[15](C)

URADDR2/PINTA/GP[14](C)

URADDR1/PRST/GP[13](C)

URADDR0/PGNT/GP[12](C)

FSX1/GP[11](B)

FSR1/GP[10](B)

DX1/GP[9](B)

DR1/GP[8](B)

GPIO

GP[7]

GP[6]

GP[5]

GP[4]

CLKX1/GP[3](B)

URADDR4/PCBE0/GP[2](C)

SYSCLK4/GP[1](A)

CLKR1/GP[0](B)

General-Purpose Input/Output 0 (GPIO) Port

RIOTX[3:0]

4

 

Transmit

Clock

RIOTX[3:0]

4

 

 

RIORX[3:0]

4

 

Receive

 

RIORX[3:0]

 

4

 

 

RAPID IO

 

 

RIOCLK

RIOCLK

A.This pin functions as GP[1] by default. For more details, see the Device Configuration section of this document.

B.These McBSP1 peripheral pins are muxed with the GPIO peripheral pins and by default these signals function as GPIO peripheral pins. For more details, see the Device Configuration section of this document.

C.These UTOPIA and PCI peripheral pins are muxed with the GPIO peripheral pins and by default these signals function as GPIO peripheral pins. For more details, see the Device Configuration section of this document.

Figure 2-7. Timers/GPIO/RapidIO Peripheral Signals

Submit Documentation Feedback

Device Overview

25

Page 25
Image 25
Texas Instruments SM320C6455-EP manual TINPL1 TOUTL1, TINPL0, Gpio, URADDR4/PCBE0/GP2C SYSCLK4/GP1A, Rapid IO, Rioclk