SM320C6455-EP

FIXED-POINT DIGITAL SIGNAL PROCESSOR

SPRS462B – SEPTEMBER 2007 – REVISED JANUARY 2008

2.6Signal Groups Description

www.ti.com

CLKIN1

 

Clock/PLL1

 

SYSCLK4/GP[1](A)

 

 

and

 

 

 

PLLV1

 

PLL Controller

 

 

 

 

CLKIN2

Reset and Interrupts

RESETSTAT RESET NMI

POR

PLLV2

Clock/PLL2

RSV02

TMS

 

TDO

 

TDI

 

TCK

 

TRST

 

EMU0

IEEE Standard

1149.1

EMU1

(JTAG)

Emulation

 

 

EMU14

 

EMU15

 

EMU16

 

EMU17

 

EMU18

 

Reserved

Peripheral

Enable/Disable

RSV03

RSV04

RSV05

RSV07

RSV09

RSV42

RSV43

RSV44

PCI_EN

Control/Status

A.This pin functions as GP[1] by default. For more details, see the Device Configuration section of this document.

Figure 2-6. CPU and Peripheral Signals

24

Device Overview

Submit Documentation Feedback

Page 24
Image 24
Texas Instruments SM320C6455-EP manual Signal Groups Description