SM320C6455-EP

FIXED-POINT DIGITAL SIGNAL PROCESSOR

www.ti.com

SPRS462B – SEPTEMBER 2007 – REVISED JANUARY 2008

Table 7-112. RapidIO Control Registers (continued)

HEX ADDRESS RANGE

ACRONYM

REGISTER NAME

 

02D0 08B8

RIO_RXU_MAP_L23

Mailbox-to-Queue Mapping Register L23

 

02D0 08BC

RIO_RXU_MAP_H23

Mailbox-to-Queue Mapping Register H23

 

02D0 08C0

RIO_RXU_MAP_L24

Mailbox-to-Queue Mapping Register L24

 

02D0 08C4

RIO_RXU_MAP_H24

Mailbox-to-Queue Mapping Register H24

 

02D0 08C8

RIO_RXU_MAP_L25

Mailbox-to-Queue Mapping Register L25

 

02D0 08CC

RIO_RXU_MAP_H25

Mailbox-to-Queue Mapping Register H25

 

02D0 08D0

RIO_RXU_MAP_L26

Mailbox-to-Queue Mapping Register L26

 

02D0 08D4

RIO_RXU_MAP_H26

Mailbox-to-Queue Mapping Register H26

 

02D0 08D8

RIO_RXU_MAP_L27

Mailbox-to-Queue Mapping Register L27

 

02D0 08DC

RIO_RXU_MAP_H27

Mailbox-to-Queue Mapping Register H27

 

02D0 08E0

RIO_RXU_MAP_L28

Mailbox-to-Queue Mapping Register L28

 

02D0 08E4

RIO_RXU_MAP_H28

Mailbox-to-Queue Mapping Register H28

 

02D0 08E8

RIO_RXU_MAP_L29

Mailbox-to-Queue Mapping Register L29

 

02D0 08EC

RIO_RXU_MAP_H29

Mailbox-to-Queue Mapping Register H29

 

02D0 08F0

RIO_RXU_MAP_L30

Mailbox-to-Queue Mapping Register L30

 

02D0 08F4

RIO_RXU_MAP_H30

Mailbox-to-Queue Mapping Register H30

 

02D0 08F8

RIO_RXU_MAP_L31

Mailbox-to-Queue Mapping Register L31

 

02D0 08FC

RIO_RXU_MAP_H31

Mailbox-to-Queue Mapping Register H31

 

02D0 0900

RIO_FLOW_CNTL0

Flow Control Table Entry Register 0

 

02D0 0904

RIO_FLOW_CNTL1

Flow Control Table Entry Register 1

 

02D0 0908

RIO_FLOW_CNTL2

Flow Control Table Entry Register 2

 

02D0 090C

RIO_FLOW_CNTL3

Flow Control Table Entry Register 3

 

02D0 0910

RIO_FLOW_CNTL4

Flow Control Table Entry Register 4

 

02D0 0914

RIO_FLOW_CNTL5

Flow Control Table Entry Register 5

 

02D0 0918

RIO_FLOW_CNTL6

Flow Control Table Entry Register 6

 

02D0 091C

RIO_FLOW_CNTL7

Flow Control Table Entry Register 7

 

02D0 0920

RIO_FLOW_CNTL8

Flow Control Table Entry Register 8

 

02D0 0924

RIO_FLOW_CNTL9

Flow Control Table Entry Register 9

 

02D0 0928

RIO_FLOW_CNTL10

Flow Control Table Entry Register 10

 

02D0 092C

RIO_FLOW_CNTL11

Flow Control Table Entry Register 11

 

02D0 0930

RIO_FLOW_CNTL12

Flow Control Table Entry Register 12

 

02D0 0934

RIO_FLOW_CNTL13

Flow Control Table Entry Register 13

 

02D0 0938

RIO_FLOW_CNTL14

Flow Control Table Entry Register 14

 

02D0 093C

RIO_FLOW_CNTL15

Flow Control Table Entry Register 15

 

02D0 0940 - 02D0 09FC

-

Reserved

 

 

RapidIO Peripheral-Specific Registers

 

02D0 1000

RIO_DEV_ID

Device Identity CAR

 

02D0 1004

RIO_DEV_INFO

Device Information CAR

 

02D0 1008

RIO_ASBLY_ID

Assembly Identity CAR

 

02D0 100C

RIO_ASBLY_INFO

Assembly Information CAR

 

02D0 1010

RIO_PE_FEAT

Processing Element Features CAR

 

02D0 1014

-

Reserved

 

02D0 1018

RIO_SRC_OP

Source Operations CAR

 

02D0 101C

RIO_DEST_OP

Destination Operations CAR

 

02D0 1020 - 02D0 1048

-

Reserved

 

02D0 104C

RIO_PE_LL_CTL

Processing Element Logical Layer Control CSR

 

02D0 1050 - 02D0 1054

-

Reserved

 

Submit Documentation Feedback

 

C64x+ Peripheral Information and Electrical Specifications

241

Page 241
Image 241
Texas Instruments SM320C6455-EP manual RapidIO Peripheral-Specific Registers