inter80386

Th

Ti OR T1

CLK2 [

BEO#-BE3#. [

LOCK#

W/R#.M/IO#.D/C#.ADS# [

A2-A31 [

'J MAX

DO-D31 [

@ALSO APPLIES TO DATA FLOAT WHEN WRITE CYCLE IS FOLLOWED BY READ OR IDLE

MAX

HLDA [

231630-42

Figure 7·6. Output Float Delay and HLDA Valid Delay Timing

-RESET--I~'----INITIALIZATION SEQUENCE ----

CLK2 [

RESET [

231630-43

The second internal processor phase following RESET high-Io-Iow transilion (provided t25 and t26 are met) is 4>2.

Figure 7·7. RESET Setup and Hold Timing, and Internal Phase

107

Page 168
Image 168
Intel 80386 manual Max