Texas Instruments TMS320DM646x manual Field Descriptions

Models: TMS320DM646x

1 135
Download 135 pages 29.86 Kb
Page 77
Image 77
Manual background

www.ti.com

MDIO Registers

4.8MDIO User Command Complete Interrupt (Masked) Register (USERINTMASKED)

The MDIO user command complete interrupt (masked) register (USERINTMASKED) is shown in Figure 34 and described in Table 32.

Figure 34. MDIO User Command Complete Interrupt (Masked) Register (USERINTMASKED)

31

 

 

16

 

Reserved

 

 

 

R-0

 

 

15

2

1

0

Reserved

 

USERINTMASKED

R-0

 

 

R/W1C-0

LEGEND: R = Read only; R/W = Read/Write; W1C = Write 1 to clear, write of 0 has no effect; -n= value after reset

Table 32. MDIO User Command Complete Interrupt (Masked) Register (USERINTMASKED)

Field Descriptions

Bit

Field

Value

Description

31-2

Reserved

0

Reserved

1-0

USERINTMASKED

0-3h

Masked value of MDIO User command complete interrupt. When asserted, a bit indicates that

 

 

 

the previously scheduled PHY read or write command using that particular USERACCESS

 

 

 

register has completed and the corresponding USERINTMASKSET bit is set to 1.

 

 

 

USERINTMASKED[0] and USERINTMASKED[1] correspond to USERACCESS0 and

 

 

 

USERACCESS1, respectively. Writing a 1 will clear the interrupt and writing a 0 has no effect.

 

 

0

No MDIO user command complete event.

 

 

1

The previously scheduled PHY read or write command using MDIO user access register n

 

 

 

(USERACCESSn) has completed and the corresponding bit in USERINTMASKSET is set to 1.

SPRUEQ6–December 2007

Ethernet Media Access Controller (EMAC)/Management Data Input/Output (MDIO)

77

Submit Documentation Feedback

 

 

Page 77
Image 77
Texas Instruments TMS320DM646x manual Field Descriptions