Chapter 4 Port Integration Module (S12XDP512PIMV2)
MC9S12XDP512 Data Sheet, Rev. 2.11
186 Freescale Semiconductor
J
PJ7
TXCAN4 O MSCAN4 transmit pin
GPIO
SCL0 O Inter Integrated Circuit 0 serial clock line
TXCAN0 O MSCAN0 transmit pin
GPIO/KWJ7 I/O General-purpose I/O with interrupt
PJ6
RXCAN4 I MSCAN4 receive pin
SDA0 I/O Inter Integrated Circuit 0 serial data line
RXCAN0 I MSCAN0 receive pin
GPIO/KWJ6 I/O General-purpose I/O with interrupt
PJ5
SCL1 O Inter Integrated Circuit 1 serial clock line
CS2 O Chip select 2
GPIO/KWJ7 I/O General-purpose I/O with interrupt
PJ4
SDA1 I/O Inter Integrated Circuit 1 serial data line
CS0 O Chip select 0
GPIO/KWJ6 I/O General-purpose I/O with interrupt
PJ2 CS1 O Chip select 1
GPIO/KWJ2 I/O General-purpose I/O with interrupt
PJ1 TXD2 O Serial Communication Interface 2 transmit pin
GPIO/KWJ1 I/O General-purpose I/O with interrupt
PJ0
RXD2 I Serial Communication Interface 2 receive pin
CS3 O Chip select 3
GPIO/KWJ0 I/O General-purpose I/O with interrupt
AD0 PAD[07:00] GPIO I/O General-purpose I/O GPIO
AN[7:0] I ATD0 analog inputs
AD1 PAD[23:08] GPIO I/O General-purpose I/O GPIO
AN[15:0] I ATD1 analog inputs
1Function active when RESET asserted.
2Only available in emulation modes or in Special Test Mode with IVIS on.
3Refer also to Table 4-70 and S12X_EBI section.
Table 4-1. Pin Functions and Priorities (Sheet 7 of 7)
Port Pin Name Pin Function
and Priority I/O Description Pin Function
after Reset