Chapter 7 Analog-to-Digital Converter (ATD10B16CV4)
MC9S12XDP512 Data Sheet, Rev. 2.11
Freescale Semiconductor 345
Entering wait mode, the ATD conversion either continues or halts for low power depending on the
logical value of the AWAIT bit.
Freeze Mode
Writing ADPU = 0 (Note that all ATD registers remain accessible.): This aborts any A/D
conversion in progress.
In freeze mode, the ATD10B16C will behave according to the logical values of the FRZ1 and FRZ0
bits. This is useful for debugging and emulation.
NOTE
The reset value for the ADPU bit is zero. Therefore, when this module is
reset, it is reset into the power down state.
7.5 Resets
At reset the ATD10B16C is in a power down state. The reset state of each individual bit is listed within
Section 7.3, “Memory Map and Register Definition, which details the registers and their bit fields.
7.6 Interrupts
The interrupt requested by the ATD10B16C is listed in Table 7-28. Refer to MCU specification for related
vector address and priority.
See Section 7.3.2, “Register Descriptions, for further details.
Table 7-28. ATD Interrupt Vectors
Interrupt Source CCR Mask Local Enable
Sequence Complete Interrupt I bit ASCIE in ATDCTL2