Chapter 18 Periodic Interrupt Timer (S12PIT24B4CV1)
MC9S12XDP512 Data Sheet, Rev. 2.11
756 Freescale Semiconductor
18.3.2.4 PIT Multiplex Register (PITMUX)
Read: Anytime
Write: Anytime; writes to the reserved bits have no effect
18.3.2.5 PIT Interrupt Enable Register (PITINTE)
Read: Anytime
Write: Anytime; writes to the reserved bits have no effect
Module Base + 0x0003
76543210
R0000
PMUX3 PMUX2 PMUX1 PMUX0
W
Reset 00000000
= Unimplemented or Reserved

Figure 18-6. PIT Multiplex Register (PITMUX)

Table 18-5. PITMUX Field Descriptions

Field Description
3:0
PMUX[3:0]
PIT Multiplex Bits for Timer Channel 3:0 — These bits select if the corresponding 16-bit timer is connected to
micro time base 1 or 0. If PMUX is modified, the corresponding 16-bit timer is immediately switched to the other
micro time base.
0 The corresponding 16-bit timer counts with micro time base 0.
1 The corresponding 16-bit timer counts with micro time base 1.
Module Base + 0x0004
76543210
R0000
PINTE3 PINTE2 PINTE1 PINTE0
W
Reset 00000000
= Unimplemented or Reserved

Figure 18-7. PIT Interrupt Enable Register (PITINTE)

Table 18-6. PITINTE Field Descriptions

Field Description
3:0
PINTE[3:0]
PIT Time-out Interrupt Enable Bits for Timer Channel 3:0 — These bits enable an interrupt service request
whenever the time-out flag PTF of the corresponding PIT channel is set. When an interrupt is pending (PTF set)
enabling the interrupt will immediately cause an interrupt. To avoid this, the corresponding PTF flag has to be
cleared first.
0 Interrupt of the corresponding PIT channel is disabled.
1 Interrupt of the corresponding PIT channel is enabled.