Chapter 1 Device Overview (MC9S12XDP512V2)
MC9S12XDP512 Data Sheet, Rev. 2.11
Freescale Semiconductor 29
NOTE
Reserved register space shown in Table 1-1 is not allocated to any module.This register space is reserved for future use. Writing to these locations haveno effect. Read access to these locations returns zero.
0x0180–0x01BF CAN1 (scalable CAN) 64
0x01C0–0x01FF CAN2 (scalable CAN) 64
0x0200–0x023F CAN3 (scalable CAN) 64
0x0240–0x027F PIM (port integration module) 64
0x0280–0x02BF CAN4 (scalable CAN) 64
0x02C0–0x02DF ATD0 (analog-to-digital converter 10 bit 8-channel) 32
0x02E0–0x02EF Reserved 16
0x02F0–0x02F7 Voltage regulator 8
0x02F8–0x02FF Reserved 8
0x0300–0x0327 PWM (pulse-width modulator 8 channels) 40
0x0328–0x033F Reserved 24
0x0340–0x0367 Periodic interrupt timer 40
0x0368–0x037F Reserved 24
0x0380–0x03BF XGATE 64
0x03C0–0x03FF Reserved 64
0x0400–0x07FF Reserved 1024

Table 1-1. Device Register Memory Map (continued)

Address Module Size
(Bytes)