Chapter 1 Device Overview (MC9S12XDP512V2)
MC9S12XDP512 Data Sheet, Rev. 2.11
Freescale Semiconductor 55
0x019F CAN1IDMR7 RAM7 AM6 AM5 AM4 AM3 AM2 AM1 AM0
W
0x01A0–
0x01AF CAN1RXFG
R FOREGROUND RECEIVE BUFFER
(See Detailed MSCAN Foreground Receive and Transmit Buffer Layout)
W
0x01B0–
0x01BF CAN1TXFG RFOREGROUND TRANSMIT BUFFER
(See Detailed MSCAN Foreground Receive and Transmit Buffer Layout)
W
0x01C0–0x01FF Freescale Scalable CAN — MSCAN (CAN2) Map
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
0x01C0 CAN2CTL0 RRXFRM RXACT CSWAI SYNCH TIME WUPE SLPRQ INITRQ
W
0x01C1 CAN2CTL1 RCANE CLKSRC LOOPB LISTEN BORM WUPM SLPAK INITAK
W
0x01C2 CAN2BTR0 RSJW1 SJW0 BRP5 BRP4 BRP3 BRP2 BRP1 BRP0
W
0x01C3 CAN2BTR1 RSAMP TSEG22 TSEG21 TSEG20 TSEG13 TSEG12 TSEG11 TSEG10
W
0x01C4 CAN2RFLG RWUPIF CSCIF RSTAT1 RSTAT0 TSTAT1 TSTAT0 OVRIF RXF
W
0x01C5 CAN2RIER RWUPIE CSCIE RSTATE1 RSTATE0 TSTATE1 TSTATE0 OVRIE RXFIE
W
0x01C6 CAN2TFLG R00000
TXE2 TXE1 TXE0
W
0x01C7 CAN2TIER R00000
TXEIE2 TXEIE1 TXEIE0
W
0x01C8 CAN2TARQ R00000
ABTRQ2 ABTRQ1 ABTRQ0
W
0x01C9 CAN2TAAK R00000ABTAK2ABTAK1ABTAK0
W
0x01CA CAN2TBSEL R00000
TX2 TX1 TX0
W
0x01CB CAN2IDAC R0 0 IDAM1 IDAM0 0 IDHIT2 IDHIT1 IDHIT0
W
0x01CC Reserved R00000000
W
0x01CD CAN2MISC R0000000
BOHOLD
W
0x01CE CAN2RXERR R RXERR7 RXERR6 RXERR5 RXERR4 RXERR3 RXERR2 RXERR1 RXERR0
W
0x01CF CAN2TXERR R TXERR7 TXERR6 TXERR5 TXERR4 TXERR3 TXERR2 TXERR1 TXERR0
W
0x01D0 CAN2IDAR0 RAC7 AC6 AC5 AC4 AC3 AC2 AC1 AC0
W
0x0180–0x01BF Freescale Scalable CAN — MSCAN (CAN1) Map (Sheet 3 of 3)
Address Name Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0