Chapter 1 Device Overview (MC9S12XDP512V2)
MC9S12XDP512 Data Sheet, Rev. 2.11
30 Freescale Semiconductor
1.1.5 Address Mapping

1.1.5.1 Local-to-Global Address Mapping

Figure 1-2. Local-to-Global Address Mapping S12X_CPU/S12X_BDM

$7F_FFFF
$00_0000
$7F_C000
$14_0000
$13_FC00
$10_0000
$FFFF Vectors
$C000
$8000
Unpaged Flash
$4000
$1000
$0000
2K Registers
8K RAM
$0F_E000
1K EEPROM
3*1K paged
EEPROM
Unpaged 16K
29 * 16K
PPAGES
Unpaged Flash
16K paged
$7F_8000
$7F_4000
$0C00
1K paged
$2000
4K paged
RAM
EEPROM
$0800
1K EEPROM
8K RAM
6*4K paged
RAM
2K Registers
$00_0800
EPAGE
RPAGE
PPAGE
Flash
$78_0000
Unpaged 16K
$0F_8000
$13_F000
PPAGE = $FF
PPAGE = $FE
PPAGE = $FD
PPAGE = $E0
Unpaged 16K
or PPAGE $FD
or PPAGE $FE
or PPAGE $FF
$0F_DFFF
$0F_FFFF