Chapter 11 Enhanced Capture Timer (S12MC9S12XDP51216B8CV2)
MC9S12XDP512 Data Sheet, Rev. 2.11
Freescale Semiconductor 515
0x002B
ICSYS
RSH37 SH26 SH15 SH04 TFMOD PACMX BUFEN LATQ
W
0x002C
Reserved
RReserved
W
0x002D
TIMTST
RTimer Test Register
W
0x002E
PTPSR
RPTPS7 PTPS6 PTPS5 PTPS4 PTPS3 PTPS2 PTPS1 PTPS0
W
0x002F
PTMCPSR
RPTMPS7 PTMPS6 PTMPS5 PTMPS4 PTMPS3 PTMPS2 PTMPS1 PTMPS0
W
0x0030
PBCTL
R0 PBEN 0000
PBOVI 0
W
0x0031
PBFLG
R000000
PBOVF 0
W
0x0032
PA3H
R PA3H7 PA3H6 PA3H5 PA3H4 PA3H3 PA3H2 PA3H1 PA3H0
W
0x0033
PA2H
R PA2H7 PA2H6 PA2H5 PA2H4 PA2H3 PA2H2 PA2H1 PA2H0
W
0x0034
PA1H
R PA1H7 PA1H6 PA1H5 PA1H4 PA1H3 PA1H2 PA1H1 PA1H0
W
0x0035
PA0H
R PA0H7 PA0H6 PA0H5 PA0H4 PA0H3 PA0H2 PA0H1 PA0H0
W
0x0036
MCCNT
(High)
R
MCCNT15 MCCNT14 MCCNT13 MCCNT12 MCCNT11 MCCNT10 MCCNT9 MCCNT8
W
0x0037
MCCNT
(Low)
R
MCCNT7 MCCNT6 MCCNT5 MCCNT4 MCCNT3 MCCNT2 MCCNT1 MCCNT9
W
0x0038
TC0H (High)
R TC15 TC14 TC13 TC12 TC11 TC10 TC9 TC8
W
0x0039
TC0H (Low)
R TC7 TC6 TC5 TC4 TC3 TC2 TC1 TC0
Register
Name Bit 7 654321Bit 0
= Unimplemented or Reserved
Figure 11-2. ECT Register Summary (Sheet 4 of 5)