Chapter 15 Serial Communication Interface (S12MC9S12XDP512V5)
MC9S12XDP512 Data Sheet, Rev. 2.11
676 Freescale Semiconductor
15.3.2 Register Descriptions
This section consists of register descriptions in address order. Each description includes a standard register

diagram with an associated figure number. Writes to a reserved register locations do not have any effect

and reads of these locations return a zero. Details of register bit and field function follow the register

diagrams, in bit order.
Register
Name Bit 7 6 5 4 3 2 1 Bit 0
0x0000
SCIBDH1RIREN TNP1 TNP0 SBR12 SBR11 SBR10 SBR9 SBR8
W
0x0001
SCIBDL1RSBR7 SBR6 SBR5 SBR4 SBR3 SBR2 SBR1 SBR0
W
0x0002
SCICR11RLOOPS SCISWAI RSRC M WAKE ILT PE PT
W
0x000a
SCIASR12RRXEDGIF 0000
BERRV BERRIF BKDIF
W
0x001a
SCIACR12RRXEDGIE 00000
BERRIE BKDIE
W
0x002a
SCIACR22R00000
BERRM1 BERRM0 BKDFE
W
0x0003
SCICR2
RTIE TCIE RIE ILIE TE RE RWU SBK
W
0x0004
SCISR1
R TDRE TC RDRF IDLE OR NF FE PF
W
0x0005
SCISR2
RAMAP 00
TXPOL RXPOL BRK13 TXDIR RAF
W
0x0006
SCIDRH
RR8 T8 000000
W
0x0007
SCIDRL
RR7R6R5R4R3R2R1R0
WT7T6T5T4T3T2T1T0
1.These registers are accessible if the AMAP bit in the SCISR2 register is set to zero.
2,These registers are accessible if the AMAP bit in the SCISR2 register is set to one.
= Unimplemented or Reserved

Figure 15-2. MC9S12XDP512 Register Summary