Chapter 8 Analog-to-Digital Converter (ATD10B8CV3)
MC9S12XDP512 Data Sheet, Rev. 2.11
Freescale Semiconductor 351
0x000A
Unimplemente
d
R
W
0x000B
ATDSTAT1
R CCF7 CCF6 CCF5 CCF4 CCF3 CCF2 CCF1 CCF0
W
0x000C
Unimplemente
d
R
W
0x000D
ATDDIEN
RIEN7 IEN6 IEN5 IEN4 IEN3 IEN2 IEN1 IEN0
W
0x000E
Unimplemente
d
R
W
0x000F
PORTAD
R PTAD7 PTAD6 PTAD5 PTAD4 PTAD3 PTAD2 PTAD1 PTAD0
W
Left Justified Result Data
Note: The read portion of the left justified result data registers has been divided to show the bit position when reading 10-bit and
8-bit conversion data. For more detailed information refer to Section 8.3.2.13, “ATD Conversion Result Registers
(ATDDRx)”.
0x0010
ATDDR0H
10-BIT BIT 9 MSB
BIT 7 MSB
BIT 8
BIT 6
BIT 7
BIT 5
BIT 6
BIT 4
BIT 5
BIT 3
BIT 4
BIT 2
BIT 3
BIT 1
BIT 2
BIT 0
8-BIT
W
0x0011
ATDDR0L
10-BIT BIT 1
U
BIT 0
U
0
0
0
0
0
0
0
0
0
0
0
0
8-BIT
W
0x0012
ATDDR1H
10-BIT BIT 9 MSB
BIT 7 MSB
BIT 8
BIT 6
BIT 7
BIT 5
BIT 6
BIT 4
BIT 5
BIT 3
BIT 4
BIT 2
BIT 3
BIT 1
BIT 2
BIT 0
8-BIT
W
0x0013
ATDDR1L
10-BIT BIT 1
U
BIT 0
U
0
0
0
0
0
0
0
0
0
0
0
0
8-BIT
W
0x0014
ATDDR2H
10-BIT BIT 9 MSB
BIT 7 MSB
BIT 8
BIT 6
BIT 7
BIT 5
BIT 6
BIT 4
BIT 5
BIT 3
BIT 4
BIT 2
BIT 3
BIT 1
BIT 2
BIT 0
8-BIT
W
0x0015
ATDDR2L
10-BIT BIT 1
U
BIT 0
U
0
0
0
0
0
0
0
0
0
0
0
0
8-BIT
W
Register
Name Bit 7 654321Bit 0
= Unimplemented or Reserved
Figure 8-2. ATD Register Summary (Sheet 2 of 5)