Chapter 8 Analog-to-Digital Converter (ATD10B8CV3)
MC9S12XDP512 Data Sheet, Rev. 2.11
352 Freescale Semiconductor
0x0016
ATDDR3H
10-BIT BIT 9 MSB
BIT 7 MSB
BIT 8
BIT 6
BIT 7
BIT 5
BIT 6
BIT 4
BIT 5
BIT 3
BIT 4
BIT 2
BIT 3
BIT 1
BIT 2
BIT 0
8-BIT
W
0x0017
ATDDR3L
10-BIT BIT 1
U
BIT 0
U
0
0
0
0
0
0
0
0
0
0
0
0
8-BIT
W
0x0018
ATDDR4H
10-BIT BIT 9 MSB
BIT 7 MSB
BIT 8
BIT 6
BIT 7
BIT 5
BIT 6
BIT 4
BIT 5
BIT 3
BIT 4
BIT 2
BIT 3
BIT 1
BIT 2
BIT 0
8-BIT
W
0x0019
ATDDR4L
10-BIT BIT 1
U
BIT 0
U
0
0
0
0
0
0
0
0
0
0
0
0
8-BIT
W
0x001A
ATDD45H
10-BIT BIT 9 MSB
BIT 7 MSB
BIT 8
BIT 6
BIT 7
BIT 5
BIT 6
BIT 4
BIT 5
BIT 3
BIT 4
BIT 2
BIT 3
BIT 1
BIT 2
BIT 0
8-BIT
W
0x001B
ATDD45L
10-BIT BIT 1
U
BIT 0
U
0
0
0
0
0
0
0
0
0
0
0
0
8-BIT
W
0x001C
ATDD46H
10-BIT BIT 9 MSB
BIT 7 MSB
BIT 8
BIT 6
BIT 7
BIT 5
BIT 6
BIT 4
BIT 5
BIT 3
BIT 4
BIT 2
BIT 3
BIT 1
BIT 2
BIT 0
8-BIT
W
0x001D
ATDDR6L
10-BIT BIT 1
U
BIT 0
U
0
0
0
0
0
0
0
0
0
0
0
0
8-BIT
W
0x001E
ATDD47H
10-BIT BIT 9 MSB
BIT 7 MSB
BIT 8
BIT 6
BIT 7
BIT 5
BIT 6
BIT 4
BIT 5
BIT 3
BIT 4
BIT 2
BIT 3
BIT 1
BIT 2
BIT 0
8-BIT
W
0x001F
ATDD47L
10-BIT BIT 1
U
BIT 0
U
0
0
0
0
0
0
0
0
0
0
0
0
8-BIT
W
Right Justified Result Data
Note: The read portion of the right justified result data registers has been divided to show the bit position when reading 10-bit
and 8-bit conversion data. For more detailed information refer to Section 8.3.2.13, “ATD Conversion Result Registers
(ATDDRx)”.
0x0010
ATDDR0H
10-BIT 0
0
0
0
0
0
0
0
0
0
0
0
BIT 9 MSB
0
BIT 8
0
8-BIT
W
Register
Name Bit 7 654321Bit 0
= Unimplemented or Reserved
Figure 8-2. ATD Register Summary (Sheet 3 of 5)