2-102 Computer Group Literature Center Web Site
Hawk PCI Host Bridge & Multi-Processor Interrupt Controller
2
MPIC I/O Base Address RegisterThe MPIC I/O Base Address Register (MIBAR) controls the mapping of the MPIC control registers in PCI I/O space.IO/MEM IO Space Indicator. This bit is hard-wired to a log ic one to indicate PCI I/O space.RES Reserved. This bit is hard-wired to zero.BASE Base Address. These bits define the I/O space base address of the MPIC control registers. Th e MIBAR decoder is disabled when the BASE value is zero.MPIC Memory Base Address Register
Offset $10
Bit 3
13
02
92
82
72
62
52
42
32
22
12
01
91
81
71
61
51
41
31
21
11
09876543210
Name MIBAR
BASE
RES
IO/MEM
Operation R/W R
R
R
Reset $0000 $0000
0
1
Offset $14
Bit 3
13
02
92
82
72
62
52
42
32
22
12
01
91
81
71
61
51
41
31
21
11
09876543210
Name MMBAR
BASE
PRE
MTYP1
MTYP0
IO/MEM
Operation R/W R
R
R
R
R
Reset $0000 $0000
0
0
0
0