2-114 Computer Group Literature Center Web Site
Hawk PCI Host Bridge & Multi-Processor Interrupt Controller
2
NIRQ NUMBER OF IRQs. The number of the highest external
IRQ source supported. The IPI, Timer, and PHB Detected
Error interrupts are excluded from this count.
NCPU NUMBER OF CPUs. The number of the highest physical
CPU supported. There are two CPUs supported by this
design. CPU #0 and CPU #1.
VID VERSION ID. Version ID for this interrupt controller.
This value reports what level of the specification is
supported by this implementation. Version level of 02 is
used for the initial release of the MPIC specifica tion.
Global Configuration Register
RESET RESET CONTROLLER. Writing a one to this bit forces
the controller logic to be reset. This bit is cleared
automatically when the reset sequence is complete. While
this bit is set, the values of all other register are undefined.
EINTT External Interrupt Type. This read only bit indicates the
external interrupt type: serial or parallel mode. When this
bit is set MPIC is in serial mode for external interrupts 0
through 15. When this bit is cleared MPIC is in parallel
mode for external interrupts.
Offset $01020
Bit 3
13
02
92
82
72
62
52
42
32
22
12
01
91
81
71
61
51
41
31
21
11
09876543210
Name GLOBAL CONFIGURATION
RESET
EINTT
M
TIE
Operation
C
R
R/W
R/W
RRRR
Reset
0
0
0
0
$00 $00 $00 $00