1-24 Computer Group Literature Center Web Site
Product Data and Memory Maps
1
The MVME5100 implementation of this Regist e r is fully compliant with
the PowerPlus II programming model, with exceptions to bits RD5, RD6
and RD7, as identified in the following tabl e:
An 8-bit status register, accessible through the External Register Set port,
defines the status of the Module.
SYSCON_ System Controller Mode bit. If this bit is set, the module is not the
master of its PCI bus (PCI bus 0). If this bit is cleared, the module
is the master of its PCI bus (PCI bus 0). This bit always reads as
cleared (“0”).
BAUDOUT This is the baud output clock of the TL16C550 UART, referenced
to the 1.8432 MHz UART oscillator. This signal can be used as a
timing reference.
FUSE This bit provides the current state of the FUSE signal. If set, at
least one of the planar fuses or polyswitches is open.
Table 1-11. MVME5100 Status Register
REG Status Register - FEF88080h
BIT RD0 RD1 RD2 RD3 RD4 RD5 RD6 RD7
FIELD
FUSE
BAUDOUT
SYSCON_
OPER RRRRRRRR
RESET XXXXXXX0
REQUIRED
OR
OPTIONAL
XXXXXORR