Registers
http://www.motorola.com/computer/literature 2-117
2
IPI Vector/Priority Registers
MASK MASK. Setting this bit disables any further inte rrupts
from this source. If the mask bit is cleared wh ile the bit
associated with this interrupt is set in the IPR, the interrupt
request will be generated.
ACT ACTIVITY. The activity bit indicates that an interrupt
has been requested or that it is in-service. The ACT bit is
set to a one when its associated bit in th e Interrupt Pending
Register or In-Service Register is set.
PRIOR PRIORITY. Interrupt priority 0 is the lowest and 15 is
the highest. Note that a priority level of 0 will no t enable
interrupts.
VECTOR VECTOR. This vector is returned when the Interrupt
Acknowledge register is examined during a request for
the interrupt associated with this vector.
Offset IPI 0 - $010A0
IPI 1 - $010B0
IPI 2 - $010C0
IPI 3 - $010D0
Bit 3
13
02
92
82
72
62
52
42
32
22
12
01
91
81
71
61
51
41
31
21
11
09876543210
Name IPI VECTOR/PRIORITY
MASK
ACT
PRIOR VECTOR
Operation
R/W
R
R R/W R R/W
Reset
1
0
$000 $0 $00 $00