32579B

Signal Definitions

 

 

3.4.18Debug Monitoring Interface Signals

Signal Name

Ball No.

Type

Description

Mux

 

 

 

 

 

FPCICLK

B18

O

Fast-PCI Bus Monitoring Signals. When enabled, this

ACK#+TFTDE+

 

 

 

group of signals provides for monitoring of the internal

VOPCK

 

 

 

Fast-PCI bus for debug purposes. To enable, pull up

 

F_AD7

A18

O

PD7+TFTD13

FPCI_MON (ball A4).

 

 

 

 

F_AD6

A20

O

PD6+TFTD1+

 

 

 

 

 

VOPD0

 

 

 

 

 

F_AD5

C19

O

 

PD5+TFTD11

 

 

 

 

 

F_AD4

C18

O

 

PD4+TFTD10

 

 

 

 

 

F_AD3

C20

O

 

PD3+TFTD9

 

 

 

 

 

F_AD2

D20

O

 

PD2+TFTD8+

 

 

 

 

VOPD7

 

 

 

 

 

F_AD1

A21

O

 

PD1+TFTD7+

 

 

 

 

VOPD6

 

 

 

 

 

F_AD0

C21

O

 

PD0+TFTD6+

 

 

 

 

VOPD5

 

 

 

 

 

F_C/BE3#

C17

O

 

SLCT+TFTD15

 

 

 

 

 

F_C/BE2#

D17

O

 

PE+TFTD14

 

 

 

 

 

F_C/BE1#

B17

O

 

BUSY/WAIT#+

 

 

 

 

TFTD3+VOPD2

 

 

 

 

 

F_C/BE0#

D21

O

 

ERR#+TFTD4+

 

 

 

 

VOPD3

 

 

 

 

 

F_FRAME#

A22

O

 

STB#/WRITE#+

 

 

 

 

TFTD17

 

 

 

 

 

F_IRDY#

B20

O

 

SLIN#/ASTRB#+

 

 

 

 

TFTD16

 

 

 

 

 

F_STOP#

U29

O

 

AC97_RST#

 

 

 

 

 

F_DEVSEL#

V31

O

 

GPIO16+

 

 

 

 

PC_BEEP

 

 

 

 

 

F_GNT0#

U31

O

 

SDATA_IN

 

 

 

 

 

F_TRDY#

U30

O

 

BIT_CLK

 

 

 

 

 

INTR_O

D22

O

CPU Core Interrupt. When enabled, this signal provides

AFD#/DSTRB#+

 

 

 

for monitoring of the internal GX1 core INTR signal for

TFTD2+VOPD1

 

 

 

debug purposes. To enable, pull up FPCI_MON (ball A4).

 

 

 

 

 

 

SMI_O

B21

O

System Management Interrupt. This is the input to the

INIT#+TFTD5+

 

 

 

GX1 core. When enabled, this signal provides for monitor-

VOPD4+

 

 

 

ing of the internal GX1 core SMI# signal for debug pur-

 

 

 

 

poses. To enable, pull up FPCI_MON (ball A4).

 

 

 

 

 

 

3.4.19JTAG Interface Signals

Signal Name

Ball No.

Type

Description

Mux

 

 

 

 

 

TCK

E31

I

JTAG Test Clock. This signal has an internal weak pull-up

---

 

 

 

resistor.

 

 

 

 

 

 

TDI

F29

I

JTAG Test Data Input. This signal has an internal weak

---

 

 

 

pull-up resistor.

 

 

 

 

 

 

 

 

 

 

 

68

 

 

AMD Geode™ SC1200/SC1201 Processor Data Book

Page 68
Image 68
AMD SC1200 Debug Monitoring Interface Signals, Jtag Interface Signals, Fast-PCI Bus Monitoring Signals. When enabled, this