Signal Definitions

32579B

Table 3-2. BGU481 Ball Assignment - Sorted by Ball Number (Continued)

Ball

 

I/O

Buffer1

Power

 

No.

Signal Name

(PU/PD)

Type

Rail

Configuration

 

 

 

 

 

 

D226, 2

AFD#/DSTRB#

O

O14/14

VIO

PMR[23]3 = 0 and

 

 

 

 

 

(PMR[27] = 0 and

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

TFTD2

O

O1/4

 

PMR[23]3 = 1 and

 

 

 

 

 

PMR[15] = 0 and

 

 

 

 

 

(PMR[27] = 0 and

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

VOPD1

O

O1/4

 

(PMR[23]3= 1 and

 

 

 

 

 

PMR[15] = 1) and

 

 

 

 

 

(PMR[27] = 0 and

 

 

 

 

 

FPCI_MON = 0)

 

 

 

 

 

 

 

INTR_O

O

O14/14

 

PMR[23]3 = 0 and

 

 

 

 

 

(PMR[27] = 1 or

 

 

 

 

 

FPCI_MON = 1)

 

 

 

 

 

 

D23

AVCCTV

PWR

---

---

---

D24

CVBS

O

WIRE

AVCCTV

See F4BAR0+

 

Cr

O

 

 

Memory Offset

 

 

 

C08h[4:3] bit

 

 

 

 

 

 

 

 

 

 

 

TVB

O

 

 

description on

 

 

 

 

 

page 356.

 

 

 

 

 

 

D25

VSS

GND

---

---

---

D26

INTA#

I

INPCI

VIO

---

 

 

(PU22.5)

 

 

 

D27

AVCCUSB

PWR

---

---

---

D28

GPIO6

I/O

INTS,

VIO

PMR[18] = 0 and

 

 

(PU22.5)

O1/4

 

PMR[8] = 0

 

DTR2#/BOUT2

O

O1/4

 

PMR[18] = 1 and

 

 

(PU22.5)

 

 

PMR[8] = 0

 

IDE_IOR1#

O

O1/4

 

PMR[18] = 0 and

 

 

(PU22.5)

 

 

PMR[8] = 1

 

SDTEST5

O

O2/5

 

PMR[18] = 1 and

 

 

(PU22.5)

 

 

PMR[8] = 1

D29

SOUT2

O

O8/8

VIO

---

 

CLKSEL2

I

INSTRP

 

Strap (See Table 3-

 

 

(PD100)

 

 

4 on page 44.)

D30

TDP

I/O

Diode

---

---

 

 

 

 

 

 

D31

TDN

I/O

WIRE

VIO

---

E1

AD16

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A16

O

OPCI

 

 

E2

AD19

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A19

O

OPCI

 

 

E3

AD18

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A18

O

OPCI

 

 

E4

DEVSEL#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

BHE#

O

OPCI

 

 

E28

SIN2

I

INTS

VIO

PMR[28] = 0

 

SDTEST3

O

O2/5

 

PMR[28] = 1

E29

TRST#

I

INPCI

VIO

---

 

 

(PU22.5)

 

 

 

E30

TDO

O

OPCI

VIO

---

E31

TCK

I

INPCI

VIO

---

 

 

(PU22.5)

 

 

 

Ball

 

I/O

Buffer1

Power

 

No.

Signal Name

(PU/PD)

Type

Rail

Configuration

 

 

 

 

 

 

F1

TRDY#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

D13

I/O

INPCI,

 

 

 

 

(PU22.5)

OPCI

 

 

F2

IRDY#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

D14

I/O

INPCI,

 

 

 

 

(PU22.5)

OPCI

 

 

F3

C/BE2#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

D10

I/O

INPCI,

 

 

 

 

(PU22.5)

OPCI

 

 

F4

AD17

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A17

O

OPCI

 

 

F28

TMS

I

INPCI

VIO

---

 

 

(PU22.5)

 

 

 

F29

TDI

I

INPCI

VIO

---

 

 

(PU22.5)

 

 

 

F30

GTEST

I

INT

VIO

---

 

 

(PD22.5)

 

 

 

F31

VPCKIN

I

INT

VIO

---

G1

STOP#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

D15

I/O

INPCI,

 

 

 

 

(PU22.5)

OPCI

 

 

G2

VSS

GND

---

---

---

G3

VIO

PWR

---

---

---

G4

VSS

GND

---

---

---

G28

VSS

GND

---

---

---

G29

VIO

PWR

---

---

---

G30

VSS

GND

---

---

---

G31

VPD7

I

INT

VIO

---

H1

SERR#

I/O

INPCI,

VIO

---

 

 

(PU22.5)

ODPCI

 

 

H2

PERR#

I/O

INPCI,

VIO

---

 

 

(PU22.5)

OPCI

 

 

H3

LOCK#

I/O

INPCI,

VIO

---

 

 

(PU22.5)

OPCI

 

 

H4

C/BE3#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

D11

I/O

INPCI,

 

 

 

 

(PU22.5)

OPCI

 

 

H28

VPD6

I

INT

VIO

---

H29

VPD5

I

INT

VIO

---

H30

VPD4

I

INT

VIO

---

H31

VPD3

I

INT

VIO

---

J1

AD13

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A13

O

OPCI

 

 

AMD Geode™ SC1200/SC1201 Processor Data Book

33

Page 33
Image 33
AMD SC1201, SC1200 manual Afd#/Dstrb#