Electrical Specifications

32579B

 

 

IDE_DREQ0 (device)

IDE_DACK0# (host)

IDE_IOW0# (STOP0#) (host)

tLI

tMLI

tSS

t

LI

 

tACK

 

 

 

 

 

 

 

 

 

 

 

tLI

t

 

IORDYZ

IDE_IORDY0# (DDMARDY0)# (device)

tACK

IDE_IOR0# (HSTROBE0#) (host)

tDVS

 

 

 

 

 

 

 

 

tDVH

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

IDE_DATA[15:0] (host)

IDE_ADDR[2:0] IDE_CS[0:1]#

CR

tACK

Note: The definitions for the IDE_IOW[0:1]# (STOP[0:1]#), IDE_IORDY[0,1]# (DDMARDY[0:1]#) and IDE_IOR[0:1]# (HSTROBE[0:1]#) signal lines are no longer in effect after IDE_DREQ[0:1] and IDE_DACK[0:1]# are de-asserted.

Figure 9-36. Host Terminating an UltraDMA Data Out Burst Timing Diagram

AMD Geode™ SC1200/SC1201 Processor Data Book

415

Page 415
Image 415
AMD SC1201, SC1200 manual IDEIORDY0# DDMARDY0# device, IDEDATA150 host IDEADDR20 IDECS01#, IDEDACK0# host