32579B

Signal Definitions

Table 3-2. BGU481 Ball Assignment - Sorted by Ball Number (Continued)

Ball

 

I/O

Buffer1

Power

 

No.

Signal Name

(PU/PD)

Type

Rail

Configuration

 

 

 

 

 

 

J2

C/BE1#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

D9

I/O

INPCI,

 

 

 

 

(PU22.5)

OPCI

 

 

J3

AD15

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A15

O

OPCI

 

 

J4

PAR

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

D12

I/O

INPCI,

 

 

 

 

(PU22.5)

OPCI

 

 

J28

VPD2

I

INT

VIO

---

J29

VPD1

I

INT

VIO

---

J30

VPD0

I

INT

VIO

---

J31

GPIO39

I/O

INPCI,

VIO

PMR[14]4 = 0 and

 

 

(PU22.5)

OPCI

 

PMR[22]4 = 0

 

SERIRQ

I/O

INPCI,

 

PMR[14]4 = 1 and

 

 

 

OPCI

 

PMR[22]4 = 1

K1

AD11

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A11

O

OPCI

 

 

K2

VIO

PWR

---

---

---

K3

VSS

GND

---

---

---

K4

AD14

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A14

O

OPCI

 

 

K28

GPIO38/IRRX2

I/O

INPCI,

VIO

PMR[14]4 = 0 and

 

 

(PU22.5)

OPCI

 

PMR[22]4 = 0. The

 

 

 

 

 

IRRX2 input is con-

 

 

 

 

 

nected to the input

 

 

 

 

 

path of GPIO38.

 

 

 

 

 

There is no logic

 

 

 

 

 

required to enable

 

 

 

 

 

IRRX2, just a sim-

 

 

 

 

 

ple connection.

 

 

 

 

 

Hence, when

 

 

 

 

 

GPIO38 is the

 

 

 

 

 

selected function,

 

 

 

 

 

IRRX2 is also

 

 

 

 

 

selected.

 

 

 

 

 

 

 

LPCPD#

O

OPCI

 

PMR[14]4 = 1 and

 

 

 

 

 

PMR[22]4 = 1

K29

VIO

PWR

---

---

---

K30

VSS

GND

---

---

---

K31

GPIO37

I/O

INPCI,

VIO

PMR[14]4 = 0 and

 

 

(PU22.5)

OPCI

 

PMR[22]4 = 0

 

LFRAME#

O

OPCI

 

PMR[14]4 = 1 and

 

 

 

 

 

PMR[22]4 = 1

L1

C/BE0#

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

(PU22.5)

OPCI

 

 

 

D8

I/O

INPCI,

 

 

 

 

(PU22.5)

OPCI

 

 

L2

AD9

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

A9

O

OPCI

 

 

Ball

 

I/O

Buffer1

Power

 

 

 

No.

Signal Name

(PU/PD)

Type

Rail

Configuration

 

 

 

 

 

 

L3

AD10

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

 

 

A10

O

OPCI

 

 

 

 

L4

AD12

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

 

 

A12

O

OPCI

 

 

 

 

L28

GPIO36

I/O

INPCI,

VIO

PMR[14]4

= 0 and

 

 

(PU22.5)

O

PCI

 

PMR[22]

4

= 0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

LDRQ#

I

INPCI

 

PMR[14]4

= 1 and

 

 

 

 

 

 

PMR[22]4

= 1

L29

GPIO35

I/O

INPCI,

VIO

PMR[14]4

= 0 and

 

 

(PU22.5)

O

PCI

 

PMR[22]

4

= 0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

LAD3

I/O

INPCI,

 

PMR[14]4

= 1 and

 

 

(PU22.5)

O

PCI

 

PMR[22]

4

= 1

 

 

 

 

 

 

 

 

 

 

 

 

 

L30

GPIO34

I/O

INPCI,

VIO

PMR[14]4

= 0 and

 

 

(PU22.5)

O

PCI

 

PMR[22]

4

= 0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

LAD2

I/O

INPCI,

 

PMR[14]4

= 1 and

 

 

(PU22.5)

O

PCI

 

PMR[22]

4

= 1

 

 

 

 

 

 

 

 

 

 

 

 

 

L31

GPIO33

I/O

INPCI,

VIO

PMR[14]4

= 0 and

 

 

(PU22.5)

O

PCI

 

PMR[22]

4

= 0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

LAD1

I/O

INPCI,

 

PMR[14]4

= 1 and

 

 

(PU22.5)

O

PCI

 

PMR[22]

4

= 1

 

 

 

 

 

 

 

 

 

 

 

 

 

 

M1

VSS

GND

---

---

---

 

 

M2

AD7

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

 

 

A7

O

OPCI

 

 

 

 

M3

VIO

PWR

---

---

---

 

 

M4

AD8

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

 

 

A8

O

OPCI

 

 

 

 

M28

GPIO32

I/O

INPCI,

VIO

PMR[14]4

= 0 and

 

 

(PU22.5)

O

PCI

 

PMR[22]

4

= 0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

LAD0

I/O

INPCI,

 

PMR[14]4

= 1 and

 

 

(PU22.5)

O

PCI

 

PMR[22]

4

= 1

 

 

 

 

 

 

 

 

 

 

 

 

M29

GPIO13

I/O

INAB,

VIO

PMR[19] = 0

 

 

(PU22.5)

O8/8

 

 

 

 

 

AB2D

I/O

INAB,

VIO

PMR[19] = 1

 

 

(PU22.5)

OD8

 

 

 

 

M30

VIO

PWR

---

---

---

 

 

M31

VSS

GND

---

---

---

 

 

N1

AD3

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

 

 

A3

O

OPCI

 

 

 

 

N2

AD6

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

 

 

A6

O

OPCI

 

 

 

 

N3

AD5

I/O

INPCI,

VIO

Cycle Multiplexed

 

 

 

OPCI

 

 

 

 

 

A5

O

OPCI

 

 

 

 

N4

VSS

GND

---

---

---

 

 

N13

VCORE

PWR

---

---

---

 

 

N14

VCORE

PWR

---

---

---

 

 

34

AMD Geode™ SC1200/SC1201 Processor Data Book

Page 34
Image 34
AMD SC1200, SC1201 manual Par