Cbox CSRs and IPRs

Table 5–24 Cbox WRITE_ONCE Chain Order (Continued)

Cbox WRITE_ONCE Chain

Description

 

 

SYS_DDM_FALL_EN

Duplicate CSR.

SYS_DDM_RISE_EN

Duplicate CSR.

SYS_CLKFWD_ENABLE

Duplicate CSR.

SYS_RCV_MUX_CNT_PRESET[0:1]

Duplicate CSR.

SYS_CLK_DELAY[0:1]

Duplicate CSR.

SYS_DDMR_ENABLE

Duplicate CSR.

SYS_DDMF_ENABLE

Duplicate CSR.

BC_DDM_FALL_EN

Duplicate CSR.

BC_DDM_RISE_EN

Duplicate CSR.

BC_CLKFWD_ENABLE

Duplicate CSR.

BC_RCV_MUX_CNT_PRESET[0:1]

Duplicate CSR.

BC_CLK_DELAY[0:1]

Duplicate CSR.

BC_DDMR_ENABLE

Duplicate CSR.

BC_DDMF_ENABLE

Duplicate CSR.

SYS_DDM_FALL_EN

Duplicate CSR.

SYS_DDM_RISE_EN

Duplicate CSR.

SYS_CLKFWD_ENABLE

Duplicate CSR.

SYS_RCV_MUX_CNT_PRESET[0:1]

Duplicate CSR.

SYS_CLK_DELAY[1:0]

Duplicate CSR.

SYS_DDMR_ENABLE

Duplicate CSR.

SYS_DDMF_ENABLE

Duplicate CSR.

BC_DDM_FALL_EN

Duplicate CSR.

BC_DDM_RISE_EN

Duplicate CSR.

BC_CLKFWD_ENABLE

Duplicate CSR.

BC_RCV_MUX_CNT_PRESET[1:0]

Duplicate CSR.

SYS_CLK_DELAY[0:1]

Duplicate CSR.

SYS_DDMR_ENABLE

Duplicate CSR.

SYS_DDMF_ENABLE

Duplicate CSR.

SYS_DDM_FALL_EN

Duplicate CSR.

SYS_DDM_RISE_EN

Duplicate CSR.

SYS_CLKFWD_ENABLE

Duplicate CSR.

SYS_RCV_MUX_CNT_PRESET[0:1]

Duplicate CSR.

CFR_GCLK_DELAY[0:3]

Number of GCLK cycles to delay internal ClkFwdRst.

CFR_EV6CLK_DELAY[0:2]

Number of EV6Clk_x cycles to delay internal ClkFwdRst.

Alpha 21264/EV67 Hardware Reference Manual

Internal Processor Registers 5–37

Page 179
Image 179
Compaq 21264, EV67 specifications SYSCLKDELAY10