IEEE Floating-Point Conformance

Table A–11 Exceptional Input and Output Conditions (Continued)

 

21264/EV67 Hardware

 

Alpha Instructions

Supplied Result

Exception

 

 

 

MULx INPUT

 

 

 

 

 

Inf operand

±Inf

(none)

QNaN operand

QNaN

(none)

SNaN operand

QNaN

Invalid Op

0 * Inf

CQNaN

Invalid Op

 

 

 

MULx OUTPUT (same as ADDx)

 

 

DIVx INPUT

 

 

QNaN operand

QNaN

(none)

SNaN operand

QNaN

Invalid Op

0/0 or Inf/Inf

CQNaN

Invalid Op

A/0 (A not 0)

±Inf

Div Zero

A/Inf

±0

(none)

Inf/A

±Inf

(none)

 

 

 

DIVx OUTPUT (same as ADDx)

 

 

SQRTx INPUT

 

 

+Inf operand

+Inf

(none)

QNaN operand

QNaN

(none)

SNaN operand

QNaN

Invalid Op

-A (A not 0)

CQNaN

Invalid Op

-0

-0

(none)

 

 

 

SQRTx OUTPUT

 

 

Inexact result

root

Inexact

 

 

 

CMPTEQ CMPTUN INPUT

 

 

Inf operand

True or False

(none)

QNaN operand

False for EQ, True for UN

(none)

SNaN operand

False for EQ,True for UN

Invalid Op

 

 

 

CMPTLT CMPTLE INPUT

 

 

Inf operand

True or False

(none)

QNaN operand

False

Invalid Op

SNaN operand

False

Invalid Op

 

 

 

CVTfi INPUT

 

 

Inf operand

0

Invalid Op

QNaN operand

0

Invalid Op

A–16Alpha Instruction Set

Alpha 21264/EV67 Hardware Reference Manual

Page 282
Image 282
Compaq EV67, 21264 specifications Cmpteq Cmptun Input, Cmptlt Cmptle Input, 16Alpha Instruction Set