www.ti.com

EMAC Port Registers

5.49 Receive Channel 0-7 Completion Pointer Register (RXnCP)

The receive channel 0-7 completion pointer register (RXnCP) is shown in Figure 77 and described in Table 77.

 

Figure 77. Receive Channel n Completion Pointer Register (RXnCP)

31

16

 

RXnCP

 

R/W-x

15

0

RXnCP

R/W-x

LEGEND: R/W = Read/Write; -n= value after reset

Table 77. Receive Channel n Completion Pointer Register (RXnCP) Field Descriptions

Bit

Field

Value Description

31-0

RXnCP

Receive channel n completion pointer register is written by the host with the buffer descriptor

 

 

address for the last buffer processed by the host during interrupt processing. The EMAC uses the

 

 

value written to determine if the interrupt should be de-asserted.

SPRU975B –August 2006

Ethernet Media Access Controller (EMAC)/Management Data Input/Output (MDIO)

135

Submit Documentation Feedback

 

 

Page 135
Image 135
Texas Instruments TMS320C645x DSP manual Receive Channel 0-7 Completion Pointer Register RXnCP