CONTENTS

 

FIGURES

 

Figure

 

Page

15-21

16-bit System with RAM

15-31

15-22

System Bus Timing

15-32

16-1

Unerasable PROM (USFR) Register

16-7

16-2

Programming Pulse Width (PPW) Register

16-8

16-3

Modified Quick-pulse Algorithm

16-10

16-4

Pin Functions in Programming Modes

16-11

16-5

Slave Programming Circuit

16-16

16-6

Chip Configuration Registers (CCRs)

16-18

16-7

Address/Command Decoding Routine

16-20

16-8

Program Word Routine

16-21

16-9

Program Word Waveform

16-22

16-10

Dump Word Routine

16-23

16-11

Dump Word Waveform

16-24

16-12

Auto Programming Circuit

16-26

16-13

Auto Programming Routine

16-28

16-14

PCCB and UPROM Programming Circuit

16-31

16-15

Run-time Programming Code Example

16-33

B-1

8XC196MC 64-lead Shrink DIP (SDIP) Package

B-3

B-2

8XC196MC 84-lead PLCC Package

B-4

B-3

8XC196MC 80-lead Shrink EIAJ/QFP Package

B-5

B-4

8XC196MD 84-lead PLCC Package

B-7

B-5

8XC196MD 80-lead Shrink EIAJ/QFP Package

B-8

B-6

8XC196MH 64-lead Shrink DIP (SDIP) Package

B-10

B-7

8XC196MH 84-lead PLCC Package

B-11

B-8

8XC196MH 80-lead Shrink EIAJ/QFP Package

B-12

xv

Page 18
Image 18
Intel 8XC196MD, 8XC196MH, 8XC196MC manual 15-21