Chapter 11 Serial Interface 0, 1

(at master)

Tmax=2.5 T T

Clock (SBT pin)

Input data (SBI pin)

Transfer bit counter

0

1

2

3

4

5

6

7

SCnRBSY

(Write data to TXBUFn) Interrupt

(SCnTIRQ)

Figure 11-3-11 Reception Timing (falling edge, start condition is enabled)

(at master)

Tmax=1.5 T

T

 

 

 

 

Clock (SBT pin)

Input data (SBI pin)

Transfer bit counter

0

1

2

3

4

5

6

7

SCnRBSY

(Write data to TXBUFn) Interrupt

(SCnTIRQ)

Figure 11-3-12 Reception Timing (falling edge, start condition is disabled)

Operation XI - 31

Page 357
Image 357
Panasonic F77G, MN101C77C user manual Reception Timing falling edge, start condition is enabled