Panasonic F77G, MN101C77C user manual Bit Timers

Models: F77G MN101C77C

1 544
Download 544 pages 59.61 Kb
Page 239
Image 239
The compare register value =

Chapter 6 8-bit Timers

TM0BC counts up from x'00'. If TM0BC reaches the setting value of the TM0OC register, then TM0BC is cleared to x'00', TM0IO output signal is inverted and TM0BC restarts to count up from x'00'.

At TMnOC = x'00', timer pulse output has the same waveform to at x'01'.

If any data is written to compare register binary counter is stopped, timer output is reset to "L".

Set the compare register value as follows.

The timer pulse output cycle - 1

The count clock cycle x 2

8-bit Timer Pulse Output VI - 25

Page 239
Image 239
Panasonic F77G, MN101C77C user manual Bit Timers