APPENDIX A MIPS III INSTRUCTION SET DETAILS
Preliminary Users Manual S15543EJ1V0UM 483
DMULTU Doubleword Multiply Unsigned DMULTU
rs
SPECIAL
0 0 0 0 0 0 rt 0
0 0 0 0 0 0 0 0 0 0
31 26 25 21 20 16 15 0
655 10

DMULTU

0 1 1 1 0 1

65
6
Format:
DMULTU rs, rt
Description:
The contents of general register
rs
and the contents of general register
rt
are multiplied, treating both operands as
unsigned values. No overflow exception occurs under any circumstances.
When the operation completes, the low-order word of the double result is loaded into special register
LO
, and the
high-order word of the double result is loaded into special register
HI
.
If either of the two preceding instructions is MFHI or MFLO, the results of these instructions are undefined. Correct
operation requires separating reads of
HI
or
LO
from writes by a minimum of two instructions.
This operation is defined in 64-bit mode or in 32-bit kernel mode. Execution of this instruction in 32-bit user or
supervisor mode causes a reserved instruction exception.
Operation:
64 T-2: LO undefined
HI undefined
T-1: LO undefined
HI undefined
T: t (0 || GPR [rs]) * (0 || GPR [rt])
LO t63..0
HI t127..64
Exceptions:
Reserved instruction exception (32-bit user mode/supervisor mode)