Architecture

BNEL

Branch On Not Equal Likely

BNEL

 

31

26 25

21 20

16 15

0

 

 

 

BNEL

 

rs

 

rt

 

offset

 

 

 

 

 

 

 

 

 

 

010101

 

 

 

 

 

 

 

 

 

6

 

5

 

5

 

16

 

Format :

BNEL rs, rt, offset

Description :

Generates a branch target address by adding the address of the instruction in the delay slot to the 16- bit offset (that has been left-shifted two bits and sign-extended to 32 bits). The contents of general registers rs and rt are compared and, if not equal, the program branches to the target address after a one-cycle delay. If the branch is not taken, the instruction in the delay slot is treated as a NOP.

Operation :

T:

T + 1:

target (offset )14

offset 02

15

 

condition (GPR[rs] GPR[rt]) if condition then

PC PC + target

else

NullifyCurrentInstruction endif

Exceptions :

None

131

Page 142
Image 142
Toshiba TX39 user manual Bnel