MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
xFreescale Semiconductor
Contents
Paragraph
Number Title
Page
Number
7.2.4.4.2 Global (GBL)—Input.......................................................................................... 7-8
7.2.4.5 Caching-Inhibited (CI)—Output ........................... .. .................................... ............7-8
7.2.4.6 Write-Through (WT)—Output................................................................................ 7-9
7.2.5 Address Transfer Termination Sign als............................... .................................. ........7-9
7.2.5.1 Address Acknowledge (AACK).............................................................................. 7-9
7.2.5.1.1 Address Acknowledge (AACK)—Output........................................................... 7-9
7.2.5.1.2 Address Acknowledge (AACK)—Input .............................................................7-9
7.2.5.2 Address Retry (ARTR Y)........................................ .................................. ..............7- 10
7.2.5.2.1 Address Retry (ARTRY)—Output.......... .................................... ...................... 7-10
7.2.5.2.2 Address Retry (ARTRY)—Input.......................................................................7- 10
7.2.6 Data Bus Arbitration Signals ...................... .. ................................... .. ........................ 7-11
7.2.6.1 Data Bus Grant (DBG) ................. ................................... .. .................................... 7-11
7.2.6.1.1 Data Bus Grant (DBG)—Input.......................................................................... 7-11
7.2.6.1.2 Data Bus Grant (DBG) — O ut put................. .................................... .................. 7-11
7.2.6.2 Data Bus Busy (DBB) ................ .. ................................... .. .. .................................. 7-12
7.2.6.2.1 Data Bus Busy (DBB)—O u t p u t .................. .................................. .. .................. 7-12
7.2.6.2.2 Data Bus Busy (DBB)—Input........................................................................... 7-12
7.2.7 Data Transfer Signals.... .. ................................... .. .................................... .................. 7-12
7.2.7.1 Data Bus (D[0–63])............................ ....................................... .................... ........ 7-12
7.2.7.1.1 Data Bus (D[0–63])—Output............................................................................ 7-13
7.2.7.1.2 Data Bus (D[0–63])—Input............................................................................... 7-13
7.2.7.2 Data Bus Parity (DP[0 – 7 ] )................................. .. .................................... ..............7- 13
7.2.7.2.1 Data Bus Parity (DP[0–7])—Output................................................................. 7-13
7.2.7.2.2 Data Bus Parity (DP[0–7])—Input.................................................................... 7-14
7.2.8 Data Transfer Termination Signals .......................... .................................. .. ..............7- 14
7.2.8.1 Transfer Acknowledge (TA).................................................................................. 7-14
7.2.8.1.1 Transfer Acknowledge (TA)—Input................................................................. 7-14
7.2.8.1.2 Transfer Acknowledge (TA)—Output...............................................................7-15
7.2.8.2 Transfer Error Acknowledge (TEA)...................................................................... 7-16
7.2.8.2.1 Transfer Error Acknowledge (TEA)—Input..................................................... 7-16
7.2.8.2.2 Transfer Error Acknowledge (TEA)—Output...................................................7-16
7.2.8.3 Partial Data Valid Indication (P S D VAL) .. ................................... .. ........................ 7-16
7.2.8.3.1 Partial Data Valid (PSDVAL)—Input................................................................7-16
7.2.8.3.2 Partial Data Valid (PSDVAL)—Output ................................. ............................ 7-17
Chapter 8
The 60x Bus
8.1 Terminology.......... .................... .................... ..................... .................... .................... ...... 8-1
8.2 Bus Configuration ................................. ..................................... .................................. ....8-2
8.2.1 Single-PowerQUICC II Bus Mode .................................. .. .................................. .. ......8-2