SCC HDLC Mode
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
22-10 Freescale Semiconductor
Figure 22-5. SCC HDLC Receiving Using RxBDs
Buffer
0
0x0008
32-Bit Buffer Pointer
1
EF
Receive BD 0
Status
Length
Pointer
0
0x000B
32-Bit Buffer Pointer
0
EF
Receive BD 1
Status
Length
Pointer
0
0x0003
32-Bit Buffer Pointer
1
EF
Receive BD 2
Status
Length
Pointer
1
XXXX
32-Bit Buffer Pointer
E
Receive BD 3
Status
Length
Pointer
Address 1
Address 2
Control Byte
Buffer
CRC Byte 1
CRC Byte 2
Buffer
Address 1
Address 2
Buffer
Control Byte
Empty
8 Bytes
8 Bytes
8 Bytes
8 Bytes
Two Frames
Received in HDLC
Unexpected Abort
Stored in Rx Buffer
Line Idle
Occurs Before
Present
Time
Time
Stored in Rx Buffer
Buffer Full
Buffer Closed
When Closing Flag
Buffer
Still Empty
1
AB
5
Empty
MRBLR = 8 Bytes for this SCC
Empty
Last I-Field Byte
Information
(I-Field) Bytes
Received
Abort Was
Received After
Control Byte
0
L
1
L
1
L
FAACI I I I I I
CR CR F
Closing Flag
Abort/IdleFAAC
Legend:
F = Flag
A = Address byte
C = Control byte
I = Information byte
CR = CRC Byte