Index B–B
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Freescale Semiconductor Index-3
interrupt queues, 30-81
maximum performance configuration, 30-95
OAM performance monitoring, 30-29, 30-62
OAM support, 30-27
operations and maintenance (OAM) support, 30-27
overview, 30-4
parameter RAM, 30-36
performance monitoring, 30-8
performance, maximum (configuration), 30-95
programming model, 30-87
receive connection table (RCT)
AALn protocol-specific RCTs, 30-45
ATM channel code, 30-41
overview, 30-41
raw cell queue, 30-18
RCT entry format, 30-43
registers, 30-87
RxBD, 30-71
RxBD extension, 30-76
SRTS generation using external logic, 30-94
transmit connection table (TCT)
AALn protocol-specific TCTs, 30-55
ATM channel code, 30-41
overview, 30-41
TCT entry format, 30-50
transmit connection table extension (TCTE)
ABR protocol-specific, 30-59
ATM channel code, 30-41
overview, 30-41
UBR+ protocol-specific, 30-58
VBR protocol-specific, 30-57
transmit rate mod es, 30-6
TxBD, 30-76
TxBD extension, 30-80
UDC extended address mode, 30-32
UEAD_OFFSET determination, 30-39
UNI statistics table, 30-81
user-defined cells (UDC)
extended address mode, 30-32
overview, 30-32
RxBD extension (AAL5/AAL1), 30-76
TxBD extension (AAL5/AAL1), 30-80
user-defined RxBD extension (AAL5/AAL1), 30-76
user-defined TxBD extension (AAL5/AAL1), 30-80
UTOPIA interface, 30-84
VCI filtering, 30-39
VCI/VPI address lookup, 30-13
VC-level addres s c o m p r e ssion tables (VCLT), 30- 1 7
VP-level address compression table (VPLT), 30-16
B
Baud-rate generator (BRG)
BRGCLK, 39-2
memory map, 3-16
BCR (bus configuration register), 4-26
BDLE (SCC BISYNC DLE) register, 23-8
BISYNC mode
commands, 23-4
control character recognition, 23-5
error handling, 23-9
frame reception, 23-3
frame transmission, 23-2
overview, 23-1
parameter RAM, 23-3
programming example, 23-18
programming the controller, 23-17
receiving synchronization sequence, 23-9
RxBD, 23-12
sending synchronization sequence, 23-9
TxBD, 23-14
Block diagrams
cascaded mode, 18-3
communications processor (CP), 14-6
communications processor module (CPM), 14-3
CPM multiplexing logic (CMX), 16-2
DPLL receiver, 20-21
dual-bus architecture, 11-2
dual-port RAM, 14-18
Fast Ethernet, 35- 2
FCC overview, 29-3
I2C controller, 39-1
IEEE 1149.1 test access port, 13-2
parallel I/O ports, 40-5
PLL block diagram, 10-2
SCC block diagram, 20-2
serial interface, 15-2
serial peripheral interface (SPI), 38-1
system interface unit (SIU)
periodic interrupt timer, 4-5
SIU block diagram, 4-1
software watchdog timer, 4-7
system configuration/protection logic, 4-3
time counter (TMCNT), 4-5
system PLL, 10-2
timers, 18-1
Branch processing unit overview, 2-5
BRGCLK, 39-2
BRn (base registers), 11-13
BSYNC (BISYNC SYNC) register, 23-7
BUFCMD (external address and command buffers), 11-42
Buffer descript or s
ATM con tr ol le r
receive, 30-67, 30-71
transmit, 30-66, 30-76