Index R–R
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Freescale Semiconductor Index-21
serial management controllers(SMCs)
GCI mode
TxBD, 27-34
serial peripheral interface (SPI)
SPCOM, 38-10
SPIE, 38-9
SPIM, 38-9
SPMODE, 38-6
system interface unit (SIU)
BCR, 4-26
IMMR, 4-36
L_TESCR1, 4-42
L_TESCR2, 4-43
LCL_ACR, 4-31
LCL_ALRH, 4-32
LCL_ALRL, 4-32
PISCR, 4-46
PITC, 4-46
PITR, 4-47
PPC_ACR, 4-29
PPC_ALRH, 4-30
PPC_ALRL, 4-31
SCPRR_H, 4-19
SCPRR_L, 4-20
SICR, 4-17
SIEXR, 4-25
SIMR_H, 4-22
SIMR_L, 4-23
SIPNR_H, 4-21
SIPNR_L, 4-21
SIPRR, 4-18
SIUMCR, 4-33
SIVEC, 4-24
SWR, 4-7
SWSR, 4-38
SYPCR, 4-37
TESCR1, 4-38
TESCR2, 4-40
TMCNT, 4-44
TMCNTAL, 4-45
TMCNTSC, 4-44
TC layer, 34-7
CDSMRx, 34-9
general registers, 34-11
TCGER, 34-11
TCGSR, 34-11
TCERx, 34-10
TCMODEx, 34-7
TCMRx, 34-11
TFCR, 20-15
timers
TCN, 18-7
TCR, 18-7
TER, 18-7
TGCR, 18-3
TMR, 18-5
TRR, 18-6
TODR
AppleTalk mode, 26-4
overview, 20-10
TOSEQ, 21-9
transparent mode
PSMR, 24-8
SCCE, 24-11
SCCM, 24-11
SCCS, 24-12
UART mode
DSR, 21-10
PSMR, 21-12
SCCE, 21-19
SCCM, 21-19
SCCS, 21-21
TOSEQ, 21-9
registers
transfer error status,, 4-42, 4-43
Reset
actions, 5-2
causes, 5-1
external HRESET flow, 5-3
external SRESET flow, 5-3
power-on reset flow, 5-2
receiver reset sequence, SCC, 20-25
resetting registers and parameters for all channels, 14-13
software watchdog reset, 5-1
transmitter reset sequence, SCC, 20-25
RFCR (Rx buffer function code register)
overview, 20-15
RISC microcontroller, seeCommunications processor (CP)
RISC timer tables
CP loading tracking, 14-27
features list, 14-22
initializing RISC timer tables, 14-25
interrupt handling, 14-26
overview, 14-22
parameter RAM, 14-22
RAM usage, 14-23
RTMR, 14-24
scan algorithm, 14-26
SET TIMER command, 14-25
table entries, 14-24
timer counts, comparing, 14-27
TM_CMD, 14-24
tracking CP loading, 14-27
RMR (reset mode) register, 5-5