MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Freescale Semiconductor Index-1
Index

Numerics

603e
features list, 2-3
60x bus
60x-compatible mode
60x-compatible bus mode, 8-3
address latch enable (ALE), 11-10
BUFCMD, 11-42
EAMUX signal, 11-42
MAR, 11-77
overview, 11-101
size calculation, 8-18
60x-to-local bus transaction priority, 1 1-7
address
arbitration, 8-7
ARTRY, 8-22
operations, 8-7
pipelining, 8-8
timing configuration, 8-24
transfer attribute signals, 8-9
transfer terminati on, 8-22
bandwidth control on the IDMA channel, 19-11
bus protocol
address pipelining, 8-6
arbitration phase, 8-5
overview, 8-4
split-bus transactions, 8-6
configuration, 8-2
data
asserting TEA, 8-29
data bus arbitration, 8-25
data bus transfers, 8-26
data streaming mode, 8-26
effect of ARTRY assertion, 8-27
normal termination, 8-26
operations, 8-25
port size data bus transfers and PSDVAL termination,
8-27
data transfers
alignment, 8-14
burst ordering, 8-13
port size, 8-16
extended transfer mode, 8-19
extended write cycle data bus contents, 8-20
little-endian mode, 8-32
LSDMR register, 11-23
lwarx/stwcx. support, 8-32
MEI protocol, 8-30
memory coherency, 8-30
no-pipeline mode, 8-24
one-level pipeline mode, 8-24
overview, 8-1
pipeline control, 8-24
port size device interfaces, 8-17
processor state signals, 8-31
PSDMR register, 11-20
single-MPC8260 bus mode, 8-2
TBST signal, 8-12
TCn signals, 8-12
terminology, 8-1
TESCRx registers, 11- 33
TLBISYNC input, 8-32
TSIZn signals, 8-12
TTn signals, 8-9
60x bus memory controller, see Memory controller

A

AAL1, 31-1
3-step-SN algorithm, 31-20
three states, 31-20
application considerations, 31-44
ATM controller buffers, 31-38
RxBD, 31-38
TxBDs, 31-40
ATM-to-TDM adaptive slip control, 31-15
CES adaptive threshold tables, 31-16
buffer descriptors, 31-36
receive buffer operation, 31-37
transmit buffer operation, 31-36
cell format, 31-3
CES-specific additions to MCC, 31-44
connection tables, 31-25
protocol-specific RCT, 31-28
protocol-specific TCT, 31-34
RCT, 31-26
TCT, 31-31
data path, 31-3
exceptions, 31-41
interrupt queue entry, 31-41
external statistics tables, 31-44
features, 31-1
framing formats, 31-4