ATM Controller and AAL0, AAL1, and AAL5
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
30-24 Freescale Semiconductor
Figure 30-13. ABR Transmit Flow (Continued)
B-RM/DATA In Rate Cell Tx
B-RM In Rate Cell Tx
Turn-around
and
(First-turn or not
data-in-queue)
CI-TA = CI-TA || CI-VC
Send RM cell (DIR = backwards, CCR-TA, ER-TA, MCR-TA,
CI-TA, NI-TA, CLP=0)
CI-VC = 0
Turn-around = first-turn = FALSE
EXIT
Send Data Cell
CLP = EFCI = 0
Count = Count+1
Schedule:Time_to_send = Now+1/ACR
EXIT
Data Cell Tx
Count = Count+1
Destination End-Sys 1,2,3,4
Yes
No