MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
xx Freescale Semiconductor
Contents
Paragraph
Number Title
Page
Number
14.6.7 RISC Timer Initialization Example.........................................................................14-26
14.6.8 RISC Timer Interrupt Handling ....................... ...................... .................... .............. 14-26
14.6.9 RISC Timer Table Scan Algo rithm............... ....................... ...................... .............. 14-26
14.6.10 Using the RISC Timers to Track CP Loading . .. ...................... .................... .. .......... 14-27
Chapter 15
Serial Interface with Time-Slot Assigner
15.1 Features..........................................................................................................................15-3
15.2 Overview..... ...................... ...................... ..................... ...................... ...................... ......15-4
15.3 En abling Connections to T SA .................. ....................... ...................... .................... .... 15-7
15.4 Serial Interface RAM ............................................................... .... .... .... .... .... .... .... .... .... .. 15-8
15.4.1 One Multiplexed Channel with Static Frames...........................................................15-9
15.4.2 One Multiplexed Channel with Dynamic Frames .....................................................15-9
15.4.3 Programming SI x RAM Entries ......... ....................... ...................... .................... .... 15-10
15.4.4 SIx RAM Programm ing Example......... ....................... ...................... ...................... 15 -14
15.4.5 Static and Dynamic Rout i n g ......... .. ..................... .. ...................... .................... .. ...... 15-14
15.5 Serial Interface Registers .................................. ....... .... .... .... ...... .... .... .... .... .... .... .... .... .. 15-17
15.5.1 SI Global Mode R egisters (SIxGMR) .. ....................... ...................... .................... ..1 5-17
15.5.2 SI Mode Registers (SI xMR). .. .................... .. ....................... .................... .. .............. 15-17
15.5.3 SIx RAM Shadow Address Registers (SIxRSR).....................................................15-23
15.5.4 SI Command Regi ster (SIxCMDR) ....................... ...................... ...................... ...... 15-24
15.5.5 SI Status Registers (SI x S TR )................ ..................... .. ...................... .................... .. 15- 25
15.6 Serial Interface IDL Interface Support ...................................... ........ ........ ........ .......... 15-25
15.6.1 IDL Interface Example . .... ........ ...... ........ ...... ............... ........ ...... ........ ...... ........ ...... .. 15-26
15.6.2 IDL Interface Programming..................................................................................... 15-29
15.7 Serial Interface GCI Support ..................................................... .......... .......... .......... .... 15-30
15.7.1 SI GCI Activation/De a ctivation Procedure ..... .. ...................... .................... .. .......... 15-32
15.7.2 Serial Interface GCI Programming.......................................... ...... ...... ........ ...... ...... 15-32
15.7.2.1 Normal Mode GCI Programming ............. ... .................... .. ...................... ............ 15-32
15.7.2.2 SCIT Programming..... ...................... ....................... .................... .. ...................... 15 - 3 3
Chapter 16
CPM Multiplexing
16.1 Features..........................................................................................................................16-2
16.2 En abling Connections to T SA or NMSI .................... ...................... .................... .......... 16-3
16.3 NMS I Configuration ............. ...................... ....................... ...................... .................... ..16 -4
16.4 CM X Registers ....... .................... ...................... ....................... ...................... ................ 16-7
16.4.1 CMX UTOPIA Address Register (CMXUAR) ......................................................... 16-7
16.4.2 CMX SI1 Clock Route Register (CMXSI1CR).......................................................16-12