Reference Manual (Rev 1) Errata
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
B-4 Freescale Semiconductor
9.11.2.22, 9-62 In Figure 9-54, the reset value row has a misplaced set bit. It currently shows bit
4 as reset to 1 (0000_0000_0001_0000). It should show bit 5—CFG_LOCK—as
reset to 1 (0000_0000_0010_0000).
10.8, 10-8 In Figure 10-5, the access of SCCR[PCI_MODE, PCI_MODCK] (bits 23 and 24)
should be shown as read/write (R/W). Bits 25–28 (PCIDF) are the only read-only
bits in SCCR.
10.8, 10-9 In Table 10-2, add the following to the description of CLPD:
Note: When the core is disabled, CLPD must be cleared.
10.10, 10-11 Replace 2.5 V references. Replace the second and fourth sentences of the
paragraph with the following:
Internal logic can be fed by a lower voltage source; this considerably reduces
power consumption....The VCCSYN value is equal to the internal supply. For
more information, refer to Section 1.2, “Electrical and Thermal Characteristics,”
in the hardware specifications document available at wwww.freescale.com.
11.3.1, 11-16 In Table 11-4, add the following to the description of BRx[V]:
Note: If BRx has been selected as the SDRAM controller and the valid bit has been
set (BRx[31] = 1), the SDRAM controller must be invalidated by doing the
following:
1. Disable the SDRAM refresh service by clearing PSDMR/LSDMR[RFEN].
2. Wait at least 100 60x-bus clock cycles.
3. Clear BRx[V].
11.3.3, 11-23 In Table 11-8, the description of PSDMR[RFEN] should state the following
(changes appear in boldface):
Indicates that the SDRAM needs refresh services.
11.3.3, 11-24 In Table 11-8, add the following to the description of PSDMR[LDOROPRE]:
Note: A value of 0b00 (0 clock cycles) gives the longest time while a value of
0b10 (–2 clock cycles) gives the least.
11.6.4.2, 11-81 Add the following below “Note that on the local bus...”:
Also, note that for the UPM address multiplexing to work, if the UPM is on the
60x bus, PSDMR[PBI] needs to be zero. If the UPM is on the local bus,
LSDMR[PBI] needs to be zero. This means that UPM address multiplexing does
not work when the SDRAM controller is on the same bus and PBI is set to one.
14.3.5, 14-7 Table 14-2 incorrectly lists IDMA CPM priority levels. IDMA option 1 should
appear immediately before the emergency priority (not after as shown) and IDMA
option 2 should appear immediately after the emergency priority (not as priority