Reference Manual (Rev 1) Errata
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Freescale Semiconductor B-11
seven, TIRU event is reported, see Section 30.13.3, “ATM Event Register
(FCCE)/Mask Register (FCCM)”. Note that a mismatch occurs if the PHY
rate or the CPM performance are lower then the internal rate. FTIRRx,
shown in Figure 30-61, includes the initial value of the internal rate timer. The
source clock of the internal rate timers is supplied by one of four baud-rate
generators selected in CMXUAR; see Section 16.4.1, “CMX UTOPIA Address
Register (CMXUAR)”. Note that in slave mode, FTIRRx_PHY0 is used
regardless of the slave PHY address.
30.13.4, 30-95, -96 Under “Example” replace the second sentence and the equation with the following
(changes appear in boldface):
If the CPM clock is 133 MHz and the BRG CLK is 66 MHz, the BRG should
be programmed to divide the CPM clock by 181 to generate cell transmit requests
every 362 system clocks:
33.3.2.1, 33-13 After the last paragraph of Section 33.3.2.1, add the following new section:
33.3.2.1.1 TRL Service Latency
NOTE
The functionality described in this section is available only with the latest
RAM microcode package.
This optional feature allows the user to change the IMA APC behavior upon TRL request. When
enabled the TRL request will pass a programmable number of cells to the T x que ue of the l inks in
an IMA group. This can be used in order to suppress the TRL from consuming a large amount of
bandwidth before another cell is transmitted. The TRL request normally places a c ell in a queue for
N links where the group contains N links; after this happens then a non_TRL link is free to pass a
cell over the UTOPIA interface. The delay for the TRL can be long and in some cases the TC layer
FIFO can underrun. This feature can be used to ensure that TRL and non-TRL requests are handled
in the same manner—one cell in one cell out to the transmit queues. The non-TRL requests will
also trigger APC iterations when this feature is enabled. When using this feature, the depth of the
TRL transmit queue must equal the non-TRL queues.
33.4.3, 33-26,-27 Delete the last row in Table 33-3 and add the following rows at the bottom:
0x68 Reserved. Must be programmed to zero during initialization.
0x6C ITPGRPO Hword Required for optional TRL Service Latency enhancement only.
IMA Temp Group Order - Points to the base of a 2byte temp pointer storage
per group. Software initialized before FCC is enabled. Microcode managed
parameter.
0x6E–0x7F Reserved. Must be programmed to zero during initialization.
66MHz 53 8×()×()
155.52Mbps
-------------------------------------------------- 181=