Index Cā€“C
MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Freescale Semiconductor Index-5
ATM controller
AAL1 sequence number protection table, 30-80
AALn RxBD, 30-6, 30-71
AALn TxBD, 30-5, 30-76
ABR flow control, 30-8, 30-19
address compression, 30-15
ATM layer statistics, 30-33
ATM memory structure, 30-36
ATM pace control (APC) unit
ATM service types, 30-8
configuration, 30-96
data structure, 30-63
modes, 30-8
overview, 30-8
parameter tables, 30-64
priority table, 30-65
scheduling mechanism, 30-9
scheduling tables, 30-65
traffic type, 30-11
UBR+ traffic, 30-13
VBR traffic, 30-12
ATM TRANSMIT command, 30-93
ATM-to-A TM data forwarding, 30-36
ATM-to-TDM interworking, 30-33
buffer descriptors, 30-66
exceptions, 30-81
external rate mode, 30-6
FCCE, 30-90
FCCM, 30-90
features list, 30-1
FPSMR, 30-88
FTIRRx, 30-92, B-10
GFMR register, 30-88
global mode entry (GMODE), 30-40
internal rate mode, 30-6
interrupt queues, 30-81
maximum performance configuration, 30-95
OAM performance monitoring, 30-29, 30-62
OAM support, 30-27
operations and maintenance (OAM) support, 30-27
overview, 30-4
parameter RAM, 30-36
performance monitoring, 30-8
performance, maximum (configuration), 30-95
programming model, 30-87
receive connection table (RC T)
AALn protocol-specific RCTs, 30-45ā€“30-49
ATM channel code, 30-41
overview, 30-41
raw cell queue, 30-18
RCT entry format, 30-43
registers, 30-87
RxBD, 30-71
RxBD extension, 30-76
SRTS generation using external logic, 30-94
transmit connection table (TCT)
AALn protocol-specific TCTs, 30-55ā€“30-57
ATM channel code, 3 0-41
overview, 30-41
TCT entry format, 30-50
transmit connection table extension (TCTE)
ABR protocol-specific, 30-59
ATM channel code, 3 0-41
overview, 30-41
UBR+ protocol-specific, 30-58
VBR protocol-specific, 30-57
transmit rate mode s, 30-6
TxBD, 30-76
TxBD extension, 30-80
UDC extended address mode, 30-32
UEAD_OFFSET determination, 30-39
UNI statistics table, 30-81
user-defined cells (UDC)
extended address mode, 30-32
overview, 30-32
RxBD extension (AAL5/AAL1), 30-76
TxBD extension (AAL5/AAL1), 30-80
user-defined RxBD extension (AAL5/AAL1), 30-76
user-defined TxBD extension (AAL5/AAL1), 30-80
UTOPIA interface, 30-84
VCI filtering, 30-39
VCI/VPI address lookup, 30-13
VC-level address compression tables (VCLT), 30-17
VP-level address compression table (VPLT), 30-16
block diagram, 14-3
command set
command descriptions, 14-16
command execution latency, 14-17
command register example, 14-17
CPCR, 14-13
opcodes, 14-15
overview, 14-12
communications processor (CP)
block diagram, 14-6
execution from RAM, 14-8
features list, 14-4
microcode execution from RAM, 14-8
microcode revision number, 14-12
peripheral interface, 14-7
RCCR, 14-8
REV_NUM, 14-12
RTSCR, 14-11
RTSR, 14-1 1
CPM multiplexing logic (CMX)