MPC8260 PowerQUICC II Family Reference Manual, Rev. 2
Freescale Semiconductor xi
Contents
Paragraph
Number Title
Page
Number
8.2.2 60x-Compatible Bus Mode.......................................................................................... 8-3
8.3 60x Bus Protocol Overview............................................................................................. 8-4
8.3.1 Arbitration Phas e...... .......................... ........................... ........................ ...................... 8-5
8.3.2 Address Pipelining and Split-Bus Transactions...........................................................8-6
8.4 Address Tenure Operations ..................... ........................... .......................... .................... 8-7
8.4.1 Address Arbitrati on....................... ........................... .......................... .......................... 8-7
8.4.2 Address Pipelini ng................ ........................... .......................... .......................... ........ 8-8
8.4.3 Address Transfer Attr ibute Signals......... ........................... .......................... ................ 8-9
8.4.3.1 Transfer Type Signal (TT[0–4]) Encoding..............................................................8-9
8.4.3.2 Transfer Code Signals TC[0–2].............................................................................8-12
8.4.3.3 TBST and TSIZ[0–3] Signals and Size of Transfer .............................................. 8-12
8.4.3.4 Burst Ordering Duri n g D at a Transfers .......................... .......................... .............. 8-13
8.4.3.5 Effect of Alignme nt on Data Transfers..... ........................... .......................... ........ 8-14
8.4.3.6 Effect of Port Si ze on Data Transfers .................. .......................... ........................ 8-16
8.4.3.7 60x-Compatible Bus Mode—Size Calculation .....................................................8-18
8.4.3.8 Extended Transfer Mo de ........................ ........................... .......................... .......... 8-19
8.4.4 Address Transfer Terminatio n.... ........................... .......................... .......................... 8-22
8.4.4.1 Address Retried with ARTRY.......... ........................... .......................... ................ 8-22
8.4.4.2 Address Tenure Timing Con figuration... ........................... ........................ ............ 8-24
8.4.5 Pipeline Control .............. .......................... ........................... .......................... ............ 8-24
8.5 Data Tenure Operations .............. ........................... .......................... .......................... ....8- 2 5
8.5.1 Data Bus Arbitration ................... .. ........................... .......................... ........................ 8-25
8.5.2 Data Streaming Mode ............... ......................... .. .......................... .......................... ..8-26
8.5.3 Data Bus Transfers and Normal Termination............................................................8-26
8.5.4 Effect of ARTRY Assertion on D ata Transfer and Arbitration ... ........................ ......8-2 7
8.5.5 Port Size Data Bus Transfers and PSDVAL Termination..........................................8-27
8.5.6 Data Bus Termination by Assertion of TE A...................... .......................... .............. 8-29
8.6 Memory Coherency—ME I Protocol ................... .......................... .......................... ......8 -30
8.7 Processor State Signals ......... .. .......................... ........................... .......................... ........ 8-31
8.7.1 Support for the lwarx/stwcx. Instruction Pair............................................................ 8-32
8.7.2 TLBISYNC Input . ........................ ................................................... .......................... 8-32
8.8 Little-Endian Mode........................................................................................................8-32
Chapter 9
PCI Bridge
9.1 Signals..............................................................................................................................9-3
9.2 Clocking...........................................................................................................................9-3
9.3 PCI Bridge Initialization..................................................................................................9-3
9.4 SDMA Interface.. .......................... ........................... ........................ .. .......................... ....9-3
9.5 Interrupts from PCI Bridge..... .......................... ........................... .......................... .......... 9-4